Chinese Journal of Electronics | 2021

Analysis on Three‐Dimensional Gate Edge Roughness of Gate‐All‐Around Devices

 
 
 
 
 
 
 
 
 

Abstract


As the physical size of metal-oxide-semiconductor field effect transistor approaches the end of scaling down, the effect of process-induced variations such as gate edge roughness on device performance cannot be neglected. For gate-all-around devices, the three-dimensional gate profiles make the evaluation of gate edge roughness different and more complicated than that in planar metal-oxide-semiconductor field effect transistors. In this work, an evaluation algorithm was proposed to model the three-dimensional gate edge roughness in a real gate-all-around device. The results show that the typical trapezoidal gate is more likely to suffer from gate edge roughness effect than the ideal rectangular gate. The effect of the size of the gate and the correlation coefficient of the edges on the effective channel length variation was also studied.

Volume None
Pages None
DOI 10.1049/cje.2021.06.008
Language English
Journal Chinese Journal of Electronics

Full Text