2019 29th International Conference on Field Programmable Logic and Applications (FPL) | 2019

Analysis and Optimization of I/O Cache Coherency Strategies for SoC-FPGA Device

 
 
 
 
 
 

Abstract


Unlike traditional PCIe-based FPGA accelerators, heterogeneous SoC-FPGA devices provide tighter integrations between software running on CPUs and hardware accelerators. Modern heterogeneous SoC-FPGA platforms support multiple I/O cache coherence options between CPUs and FPGAs, but these options can have inadvertent effects on the achieved bandwidths depending on applications and data access patterns. To provide the most efficient communications between CPUs and accelerators, understanding the data transaction behaviors and selecting the right I/O cache coherence method is essential. In this paper, we use Xilinx Zynq UltraScale+ as the SoC platform to show how certain I/O cache coherence method can perform better or worse in different situations, ultimately affecting the overall accelerator performances as well. Based on our analysis, we further explore possible software and hardware modifications to improve the I/O performances with different I/O cache coherence options. With our proposed modifications, the overall performance of SoC design can be averagely improved by 20%.

Volume None
Pages 301-306
DOI 10.1109/FPL.2019.00055
Language English
Journal 2019 29th International Conference on Field Programmable Logic and Applications (FPL)

Full Text