2021 Design, Automation & Test in Europe Conference & Exhibition (DATE) | 2021

Process-Portable and Programmable Layout Generation of Digital Circuits in Advanced DRAM Technologies

 
 
 
 
 
 

Abstract


This paper introduces a physical layout design methodology that produces DRC-clean, area-efficient, and programmable layouts of digital circuits in advanced DRAM processes. The proposed methodology automates the layout generation process to enhance design productivity, while still providing rich customization for efficient area and routing resource utilizations. Process-specific parameterized cells (PCells) are combined with process-independent place-and-route functions to automatically generate area-efficient and programmable layouts. Routing grids are optimized to enhance the area and routing efficiency. The proposed method reduced the design time of digital layouts by 80% compared to a manual design with high layout qualities, significantly enhancing the design productivity.

Volume None
Pages 721-722
DOI 10.23919/DATE51398.2021.9474014
Language English
Journal 2021 Design, Automation & Test in Europe Conference & Exhibition (DATE)

Full Text