Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Charles F. Marino is active.

Publication


Featured researches published by Charles F. Marino.


Ibm Journal of Research and Development | 2015

The cache and memory subsystems of the IBM POWER8 processor

William J. Starke; Jeffrey A. Stuecheli; David Daly; John Steven Dodson; Florian A. Auernhammer; Patricia M. Sagmeister; Guy Lynn Guthrie; Charles F. Marino; Michael S. Siegel; Bart Blaner

In this paper, we describe the IBM POWER8™ cache, interconnect, memory, and input/output subsystems, collectively referred to as the “nest.” This paper focuses on the enhancements made to the nest to achieve balanced and scalable designs, ranging from small 12-core single-socket systems, up to large 16-processor-socket, 192-core enterprise rack servers. A key aspect of the design has been increasing the end-to-end data and coherence bandwidth of the system, now featuring more than twice the bandwidth of the POWER7® processor. The paper describes the new memory-buffer chip, called Centaur, providing up to 128 MB of eDRAM (embedded dynamic random-access memory) buffer cache per processor, along with an improved DRAM (dynamic random-access memory) scheduler with support for prefetch and write optimizations, providing industry-leading memory bandwidth combined with low memory latency. It also describes new coherence-transport enhancements and the transition to directly integrated PCIe® (PCI Express®) support, as well as additions to the cache subsystem to support higher levels of virtualization and scalability including snoop filtering and cache sharing.


Archive | 2003

Image scaling employing horizontal partitioning

Daniel Joseph Buerkle; David A. Hrusecky; Charles F. Marino; Chuck Hong Ngai; John William Urda


Archive | 2008

Heterogeneous Processing Elements

Lakshminarayana B. Arimilli; Ravi Kumar Arimilli; Guy Lynn Guthrie; Charles F. Marino; William J. Starke


Archive | 2008

Information Handling System Including A Plurality Of Multiple Compute Element SMP Processors With Primary And Secondary Interconnect Trunks

Charles F. Marino; John T. Hollaway; Praveen S. Reddy; William J. Starke


Archive | 2002

Pixel formatter for two-dimensional graphics engine of set-top box system

Charles F. Marino


Archive | 2002

Raster operation unit

Charles F. Marino


Archive | 1997

Method, apparatus and computer program product for selectively reducing bandwidth of real-time video data

Charles F. Marino


Archive | 2013

PROVISION OF EARLY DATA FROM A LOWER LEVEL CACHE MEMORY

John T. Hollaway; Charles F. Marino; Eric E. Retter; Jeffrey A. Stuecheli


Archive | 2013

Coherent proxy for attached processor

Bartholomew Blaner; Charles F. Marino; Michael Steven Siegel; William J. Starke; Jeff A. Stuecheli


Archive | 2014

Intercomponent data communication

Robert Christopher Dixon; Lonny Lambrecht; Charles F. Marino; Jeffrey A. Stuecheli

Researchain Logo
Decentralizing Knowledge