Hiroto Tomita
Panasonic
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Hiroto Tomita.
IEEE Journal of Solid-state Circuits | 2002
Takashi Hashimoto; Masahiro Ohashi; Masatoshi Matsuo; Shunichi Kuromaru; Toshihiro Moriiwa; Mana Hamada; Yuji Sugisawa; Hiroto Tomita; Masashi Hoshino; Tsuyoshi Nakamura; Kenichi Ishida; Kazuhiro Watada; Taro Fukunaga; Junji Michiyama
A very low-power MPEG-4 video decoder LSI for mobile applications is presented. A 27-MHz 16-b DSP with a vector pipeline architecture, four 27-MHz dedicated hardware engines for accelerating MPEG-4 visual SP@L1 decoding and post video processing, 896 Kb of embedded SRAM for storing reference images and bitstreams, and three peripheral blocks are integrated together on a single chip. The architecture of the DSP is optimized in terms of power consumption and performance. MPEG-4 visual SP@L1 decoding and post-video processing at low operating frequencies are realized using a hybrid architecture consisting of the DSP and the dedicated hardware engines. Clock gating is used extensively to reduce the power consumption of the processor. The processor has high reusability because it does not use process-dependent technology such as V/sub DD/-hopping and variable threshold voltages. The chip is implemented using 0.18-/spl mu/m CMOS technology. Its die area is 37 mm/sup 2/ and the power consumption is 11 mW at 1.5 V.
Archive | 2008
Hiroto Tomita; Ikuo Fuchigami
Archive | 2012
Hiroto Tomita; Ikuo Fuchigami
Archive | 2014
Phu Nguyen; Hiroto Tomita
Archive | 2003
Hiroto Tomita; Masahiro Ohashi
Archive | 2008
Hiroto Tomita; Akihiko Inoue
Archive | 2003
Masatoshi Matsuo; Youichi Nishida; Takashi Hashimoto; Masahiro Ohashi; Hiroto Tomita
Archive | 2005
Hidekatsu Ozeki; Masayasu Iguchi; Takahiro Nishi; Hiroaki Toida; Hiroto Tomita; Akihiko Inoue; Takashi Hashimoto
Archive | 2003
Hiroto Tomita; Masahiro Ohashi
Archive | 2004
Hiroto Tomita; Masatoshi Matsuo