Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Kazuhisa Ohbuchi is active.

Publication


Featured researches published by Kazuhisa Ohbuchi.


IEICE Transactions on Electronics | 2005

An improved sliding window algorithm for Max-Log-MAP turbo decoder and its programmable LSI implementation

Hirohisa Gambe; Yoshinori Tanaka; Kazuhisa Ohbuchi; Teruo Ishihara; Jifeng Li

Thanks to the possibility of being able to implement them in decoders in relatively simple ways, turbo codes are being applied to various areas of engineering. Wireless communications is one of the most important applications, where various types of data communications are required and the speed of information and data capacity need to be changed with different rates of parity bit puncturing being adopted to obtain highly efficient transmission. In such applications, adaptation to various turbocoding specifications on a real-time basis is needed as well as good bit-error-rate performance. We present a new concept for simplifying metric computation and programmable circuit configurations that focuses on the convolutional decoder, which occupies a significant portion of allocated hardware, and we fundamentally treat a simplified log-domain version of the maximum a posteriori (MAP) algorithm, usually know as the Max-Log-MAP (MLM), as a base algorithm. The sliding window method provides an attractive way of computing metrie values for the Max-Log-MAP. However, this algorithm does cause degradation, especially when a high rate code is used, generated by bit puncturing. We propose a new means of avoiding this problem and demonstrate that the sliding window, and a modified version as well as other methods, should be flexibly selected to utilize hardware resources depending on turbo specifications. We demonstrated that our proposed methods provide almost the same BER performance as MLM even when a high rate puncturing rate of 5/6 is applied. Finally, we describe the new hardware architecture that we invented to cope with these programmability issues. We show that a turbo-decoding circuit can be implemented in the processor core and its associated unit to configure an LSI macro circuit. The proposed unit has about 60-K gates. We demonstrate that this architecture can be applied to about the 1.5-Mbps information bit throughput of turbo decoding with a 200-MHz clock cycle, which is achievable with todays advanced CMOS technologies.


Archive | 1999

Interleaving method and apparatus, de-interleaving method and apparatus, and interleaving/de-interleaving system and apparatus

Kazuhisa Ohbuchi; Takaharu Nakamura; Kazuo Kawabata


Archive | 1999

Turbo decoder and interleave / de-interleave apparatus

Kazuhisa Ohbuchi; Tetsuya Yano; Kazuo Kawabata; Takaharu Nakamura


Archive | 1999

Turbo-decoding device

Tetsuya Yano; Kazuhisa Ohbuchi; Kazuo Kawabata


global communications conference | 2003

Turbo decoder for high-speed application in wideband-code division multiple access system

Kazuhisa Ohbuchi; Tetsuya Yano; Shunji Miyazaki; Takaharu Nakamura


Archive | 1999

Method and apparatus for decoding maximum posterior probability

Kazuhisa Ohbuchi; Tetsuya Yano; Kazuo Kawabata


Archive | 2005

Control channel information transmitting method, and base station and terminal using the same

Kazuhisa Ohbuchi; Hideto Furukawa; Kazuo Kawabata; Yoshiharu Tajima; Yoshihiro Kawasaki


Archive | 1999

Method and apparatus for maximum a posteriori probability decoding

Kazuhisa Ohbuchi; Tetsuya Yano; Kazuo Kawabata


IEICE Transactions on Communications | 2009

Performance Evaluation of Symbol-Wise XOR Based Bi-directional Relaying

Wu Jianming; Shunji Miyazaki; Kazuhisa Ohbuchi; Tomohiko Taniguchi


Fujitsu Scientific & Technical Journal | 2006

Radio access schemes and technologies for next-generation network

Kazuo Kawabata; Hiroyuki Seki; Kazuhisa Ohbuchi

Collaboration


Dive into the Kazuhisa Ohbuchi's collaboration.

Researchain Logo
Decentralizing Knowledge