Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Kumara Tharmalingam is active.

Publication


Featured researches published by Kumara Tharmalingam.


field-programmable logic and applications | 2007

Equivalence Verification of FPGA and Structured ASIC Implementations

Joachim Pistorius; Michael D. Hutton; Jay Schleicher; Mihail Iotov; Enoch Julias; Kumara Tharmalingam

Structured ASICs have emerged as a mid-way between cell-based ASICs with high NRE costs and FPGAs with high unit costs. Though the structured ASIC fabric attacks mask and other fixed cost it does not solve verification, particularly physical verification issues with ASICs or logic errors missed by simulation which would require re-spins. These can be avoided by testing in-system with an FPGA and migrating the FPGA design to a closely coupled structured ASIC fabric. Here we describe a practical methodology for a fast, pushbutton, and thorough verification approach tying an FPGA prototype to a matching structured-ASIC implementation for cost-reduction. Our focus is the equivalence verification between the respective revisions of a design, including netlist, compiler settings, macro-block parameters, timing constraints, pin layout and resource count.


Archive | 2007

Large multiplier for programmable logic device

Martin Langhammer; Kumara Tharmalingam


Archive | 2004

Flexible accumulator in digital signal processing circuitry

Leon Zheng; Martin Langhammer; Nitin Prasad; Greg Starr; Chiao Kai Hwang; Kumara Tharmalingam


Archive | 2004

Multiplier-accumulator block mode splitting

Leon Zheng; Martin Langhammer; Steven Perry; Paul Metzgen; Gregory Starr; William Hwang; Kumara Tharmalingam


Archive | 2008

Transceiver system with reduced latency uncertainty

Neville Carvalho; Allan Thomas Davidson; Andy Turudic; Bruce B. Pedersen; David W. Mendel; Kalyan Kankipati; Michael Menghui Zheng; Sergey Shumarayev; Seungmyon Park; Tim Tri Hoang; Kumara Tharmalingam


Archive | 2006

Clock distribution for specialized processing block in programmable logic device

Michael D. Hutton; Kumara Tharmalingam; Yi-Wen Lin; David Neto


Archive | 2003

Method for programming programmable logic device having specialized functional blocks

Kumara Tharmalingam


Archive | 2011

Circuit design tools that support devices with real-time phase-locked loop reconfiguration capabilities

Ian Eu Meng Chan; Kumara Tharmalingam


Archive | 2010

Segmented clock network for transceiver array

Weiqi Ding; Kumara Tharmalingam


Archive | 2007

Breiter Multiplizierer für eine programmierbare logische Vorrichtung

Martin Langhammer; Kumara Tharmalingam

Collaboration


Dive into the Kumara Tharmalingam's collaboration.

Researchain Logo
Decentralizing Knowledge