Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Mandar S. Joshi is active.

Publication


Featured researches published by Mandar S. Joshi.


international conference on vlsi design | 1999

Logic verification of very large circuits using Shark

Jeremy Casas; Hannah Honghua Yang; Manpreet S. Khaira; Mandar S. Joshi; Thomas A. Tetzlaff; Steve W. Otto; Erik Seligman

In this paper, we will present Shark, a software based logic verification technology that allows high-performance switch-level simulation of multi-million transistor circuits on general-purpose workstations. Shark achieves high-performance simulations on very large circuits through three key technologies: 1) a circuit partitioner based on latch boundary components, design hierarchy driven clustering, and latch/activity load balancing, 2) a high-performance switch-level simulator capable of simulating very large models and run word-parallel simulations, and 3) a simulation backplane that can connect any number of simulators to form a distributed/parallel simulation environment. Shark has been tested on circuits of up to 15 M transistors. On an Intel circuit with about 5 M transistors, Shark achieved a simulation throughput of 19 Hz.


Archive | 1994

Method and apparatus for implementing a single clock cycle line replacement in a data cache unit

Haitham Akkary; Mandar S. Joshi; Rob Murray; Brent E. Lince; Paul D. Madland; Andrew F. Glew; Glenn J. Hinton


Archive | 1993

Method and apparatus for combining uncacheable write data into cache-line-sized write buffers

Andy Glew; Nitin V. Sarangdhar; Mandar S. Joshi


Archive | 2010

Method and apparatus for a power-efficient framework to maintain data synchronization of a mobile personal computer to simulate a connected scenario

Uttam K. Sengupta; Prashant Gandhi; Shobhit Varshney; Mandar S. Joshi; Shreekant S. Thakkar


Archive | 1994

Apparatus and method for caching lock conditions in a multi-processor system

Wen-Hann Wang; Konrad K. Lai; Gurbir Singh; Mandar S. Joshi; Nitin V. Sarangdhar; Matthew A. Fisch


Archive | 1996

Apparatus for maintaining multilevel cache hierarchy coherency in a multiprocessor computer system

Wen-Hann Wang; Konrad K. Lai; Gurbir Singh; Michael W. Rhodehamel; Nitin V. Sarangdhar; John M. Bauer; Mandar S. Joshi; Ashwani Kumar Gupta


Archive | 1995

Write combining buffer for sequentially addressed partial line operations originating from a single instruction

Mandar S. Joshi; Andrew F. Glew; Nitin V. Sarangdhar


Archive | 1996

Methods and apparatus for caching data in a non-blocking manner using a plurality of fill buffers

Haitham Akkary; Jeffrey M. Abramson; Andrew F. Glew; Glenn J. Hinton; Kris G. Konigsfeld; Paul D. Madland; Mandar S. Joshi; Brent E. Lince


Archive | 1996

Cache memory system having data and tag arrays and multi-purpose buffer assembly with multiple line buffers

Haitham Akkary; Jeffrey M. Abramson; Andrew F. Glew; Glenn J. Hinton; Kris G. Konigsfeld; Paul D. Madland; Mandar S. Joshi; Brent E. Lince


Archive | 1999

LOGIC VERIFICATION IN LARGE SYSTEMS

Manpreet S. Khaira; Steve W. Otto; Honghua H. Yang; Mandar S. Joshi; Jeremy Casas; Erik Seligman

Researchain Logo
Decentralizing Knowledge