Ori Goren
Freescale Semiconductor
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Ori Goren.
international symposium on vlsi design, automation and test | 2006
Ori Goren; Yaron Netanel
As VLSI technology continuously scales and market requirements from embedded SoC rapidly change, there is a growing need for on-chip interconnect that fits high performance multiprocessor systems and allows fast SoC generation to reduce time to market. Historically, most of the on-chip interconnects were based on a shared bus architecture, connecting a plurality of masters and a plurality of slaves. This approach becomes obsolete as technology performance increases, due to limited scalability and huge circuit design effort involved. On the other hand, the approach, which proposes non-ordered packet-based interconnect (network on a chip) cannot fulfil the need for latency-sensitive on-chip interconnect and implies complex design and verification. Focusing on high performance multiprocessors systems, addressing the need for fast SoC generation and keeping design and verification efficient, the chip level arbitration and switching system (CLASS), designed by Freescale Semiconductor, proposes a complete on-chip interconnect system which addresses the challenges in todays SoC architectures
Archive | 2006
Ori Goren; Yaron Netanel; Aviel Livay; Gil Moran; Yossy Neeman
Archive | 2006
Odi Dahan; Ori Goren; Yossy Neeman
Archive | 2012
Tuongvu V. Nguyen; John J. Vaglica; Roy Shor; Somvir Dahiya; Ori Goren; Avraham Horn; Arvind Kaushik; Arindam Sinha; Puneet Wadhawan
Archive | 2005
Ori Goren; Yaron Netanel
Archive | 2013
Roy Shor; Ori Goren; Avraham Horn
Archive | 2013
Roy Shor; Ori Goren; Avraham Horn; John J. Vaglica; Tuongvu V. Nguyen
Archive | 2005
Odi Dahan; Ori Goren; Yehuda Shvager
Archive | 2013
Roy Shor; Odi Dahan; Ori Goren; Avraham Horn
Archive | 2013
Roy Shor; Ori Goren; Avraham Horn