Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Peter Yan-Tek Hsu is active.

Publication


Featured researches published by Peter Yan-Tek Hsu.


architectural support for programming languages and operating systems | 1989

Overlapped loop support in the Cydra 5

James C. Dehnert; Peter Yan-Tek Hsu; Joseph P. Bratt

The CydraTM 5 architecture adds unique support for overlapping successive iterations of a loop to a very long instruction word (VLIW) base. This architecture allows highly parallel loop execution for a much larger class of loops than can be vectorized, without requiring the unrolling of loops usually used by compilers for VLIW machines. This paper discusses the Cydra 5 loop scheduling model, the special architectural features which support it, and the loop compilation techniques used to take full advantage of the architecture.


Archive | 1998

Method for providing extended precision in simd vector arithmetic operations

Timothy J. Van Hook; Peter Yan-Tek Hsu; William A. Huffman; Henry P. Moreton; Earl A. Killian


Archive | 1993

Variable page size translation lookaside buffer

Peter Yan-Tek Hsu; Joseph T. Scanlon; Steve J. Ciavaglia


Archive | 1995

Conflict resolution in interleaved memory systems with multiple parallel accesses

Joseph P. Bratt; John Brennen; Peter Yan-Tek Hsu; Joseph T. Scanlon; Man Kit Tang; Steven J. Ciavaglia


Archive | 1993

Memory system including local and global caches for storing floating point and integer data

John Brennan; Peter Yan-Tek Hsu; William A. Huffman; Paul Rodman; Joseph T. Scanlon; Man K. Tang; Steve J. Ciavaglia


Archive | 1993

System and method for controlling split-level caches in a multi-processor system including data loss and deadlock prevention schemes

Joseph P. Bratt; John Brennan; Peter Yan-Tek Hsu; William A. Huffman; Joseph T. Scanlon; Steve Ciavagia


Archive | 1996

Method for preventing multi-level cache system deadlock in a multi-processor system

Joseph P. Bratt; John Brennan; Peter Yan-Tek Hsu; William A. Huffman; Joseph T. Scanlon; Steve J. Ciavaglia


Archive | 1997

Invalidating instructions in fetched instruction blocks upon predicted two-step branch operations with second operation relative target address

Chandra S. Joshi; Paul Rodman; Peter Yan-Tek Hsu; Monica R. Nofal


Archive | 1993

Debug mode for a superscalar RISC processor

Joseph P. Bratt; John Brennan; Peter Yan-Tek Hsu; Chandra S. Joshi; William A. Huffman; Monica R. Nofal; Paul Rodman; Joseph T. Scanlon; Man K. Tang


Archive | 1994

Apparatus for branch prediction

Chandra S. Joshi; Paul Rodman; Peter Yan-Tek Hsu; Monica R. Nofal

Collaboration


Dive into the Peter Yan-Tek Hsu's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge