Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Ping Keung Ko is active.

Publication


Featured researches published by Ping Keung Ko.


IEEE Transactions on Electron Devices | 1997

Dynamic threshold-voltage MOSFET (DTMOS) for ultra-low voltage VLSI

Fariborz Assaderaghi; Dennis Sinitsky; Stephen Parke; Jeffrey Bokor; Ping Keung Ko; Chenming Hu

In this paper, we propose a novel operation of a MOSFET that is suitable for ultra-low voltage (0.6 V and below) VLSI circuits. Experimental demonstration was carried out in a Silicon-On-Insulator (SOI) technology. In this device, the threshold voltage of the device is a function of its gate voltage, i.e., as the gate voltage increases the threshold voltage (V/sub t/) drops resulting in a much higher current drive than standard MOSFET for low-power supply voltages. On the other hand, V/sub t/ is high at V/sub gs/=0, therefore the leakage current is low. We provide extensive experimental results and two-dimensional (2-D) device and mixed-mode simulations to analyze this device and compare its performance with a standard MOSFET. These results verify excellent inverter dc characteristics down to V/sub dd/=0.2 V, and good ring oscillator performance down to 0.3 V for Dynamic Threshold-Voltage MOSFET (DTMOS).


IEEE Transactions on Electron Devices | 1993

Threshold voltage model for deep-submicrometer MOSFETs

Zhihong Liu; Chenming Hu; Jian-Hui Huang; Tung-Yi Chan; Min-Chie Jeng; Ping Keung Ko; Y.C. Cheng

The threshold voltage, V/sub th/, of lightly doped drain (LDD) and non-LDD MOSFETs with effective channel lengths down to the deep-submicrometer range has been investigated. Experimental data show that in the very-short-channel-length range, the previously reported exponential dependence on channel length and the linear dependence on drain voltage no longer hold true. A simple quasi-two-dimensional model is used, taking into account the effects of gate oxide thickness, source/drain junction depth, and channel doping, to describe the accelerated V/sub th/ on channel length due to their lower drain-substrate junction built-in potentials. LDD devices also show less V/sub th/ dependence on drain voltage because the LDD region reduces the effective drain voltage. Based on consideration of the short-channel effects, the minimum acceptable length is determined. >


IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems | 1993

Berkeley reliability tools-BERT

Robert Tu; Elyse Rosenbaum; Wilson Y. Chan; Chester C. Li; E.R. Minami; Khandker N. Quader; Ping Keung Ko; Chenming Hu

Berkeley reliability tools (BERT) simulates the circuit degradation (drift) due to hot-electron degradation in MOSFETs and bipolar transistors and predicts circuit failure rates due to oxide breakdown and electromigration in CMOS, bipolar, and BiCMOS circuits. With the increasing importance of reliability in todays and future technology, a reliability simulator such as this is expected to serve as the engine of design-for-reliability in a building-in-reliability paradigm. BERT works in conjunction with a circuit simulator such as SPICE in order to simulate reliability for actual circuits, and, like SPICE, acts as an interactive tool for design. BERT is introduced and the current work being done is summarized. BERT is used to study the reliability of a BiCMOS inverter chain, and performance data are presented. >


IEEE Transactions on Electron Devices | 1997

A physical and scalable I-V model in BSIM3v3 for analog/digital circuit simulation

Yuhua Cheng; Min-Chie Jeng; Zhihong Liu; Jianhui Huang; Mansun Chan; Kai Chen; Ping Keung Ko; Chenming Hu

A new physical and continuous BSIM (Berkeley Short-Channel IGFET Model) I-V model in BSIM3v3 is presented for circuit simulation. Including the major physical effects in state-of-the art MOS devices, the model describes current characteristics from subthreshold to strong inversion as well as from the linear to the saturation operating regions with a single I-V expression, and guarantees the continuities of I/sub ds/, conductances and their derivatives throughout all V/sub gs/, V/sub ds/, and T/sub bs/, bias conditions. Compared with the previous BSIM models, the improved model continuity enhances the convergence property of the circuit simulators. Furthermore, the model accuracy has also been enhanced by including the dependencies of geometry and bias of parasitic series resistances, narrow width, bulk charge, and DIBL effects. The new model has the extensive built-in dependencies of important dimensional and processing parameters (e.g., channel length, width, gate oxide thickness, junction depth, substrate doping concentration, etc.). It allows users to accurately describe the MOSFET characteristics over a wide range of channel lengths and widths for various technologies, and is attractive for statistical modeling. The model has been implemented in the circuit simulators such as Spectre, Hspice, SmartSpice, Spice3e2, and so on.


IEEE Electron Device Letters | 1994

A dynamic threshold voltage MOSFET (DTMOS) for very low voltage operation

Fariborz Assaderaghi; Stephen Parke; Dennis Sinitsky; Jeffrey Bokor; Ping Keung Ko; Chenming Hu

A new mode of operation for Silicon-On-Insulator (SOI) MOSFET is experimentally investigated. This mode gives rise to a Dynamic Threshold voltage MOSFET (DTMOS). DTMOS threshold voltage drops as gate voltage is raised, resulting in a much higher current drive than regular MOSFET at low V/sub dd/. On the other hand, V/sub t/ is high at V/sub gs/=0, thus the leakage current is low. Suitability of this device for ultra low voltage operation is demonstrated by ring oscillator performance down to V/sub dd/=0.5 V.<<ETX>>


IEEE Transactions on Electron Devices | 2000

Super thin-film transistor with SOI CMOS performance formed by a novel grain enhancement method

Hongmei Wang; Mansun Chan; Singh Jagar; Vincent Ming Cheong Poon; Ming Qin; Yangyuan Wang; Ping Keung Ko

High performance super TFTs with different channel widths and lengths, formed by a novel grain enhancement method, are reported. High temperature annealing has been utilized to enhance the polysilicon grain and improve the quality of silicon crystal after low temperature MILC treatment on amorphous silicon. With device scaling, it is possible to fabricate the entire transistor on a single grain, thus giving the performance of single crystal SOI MOSFET. The effects of grain boundaries on device performance have been studied, indicating the existence of extra leakage current paths caused by the grain boundaries traversing the channel, which induced subthreshold hump and early punchthrough of wide devices. The probability for the channel region of a TFT to cover multiple grains decreases significantly when the device is scaled down, resulting in better device performance and higher uniformity.


IEEE Electron Device Letters | 1990

Impact ionization in GaAs MESFETs

Kelvin Y. Hui; Chenming Hu; Peter George; Ping Keung Ko

A method to measure impact ionization current in GaAs MESFETs is presented. The impact ionization current is then used to calculate the maximum electric field in the channel and the impact ionization coefficient. Data for the electron impact ionization coefficient in [110] GaAs are extended beyond previous studies by five orders of magnitude. Impact ionization is taken into account in a new gate current model.<<ETX>>


IEEE Transactions on Electron Devices | 1998

A robust and physical BSIM3 non-quasi-static transient and AC small-signal model for circuit simulation

Mansun Chan; Kelvin Y. Hui; Chenming Hu; Ping Keung Ko

A new non-quasi-static (NQS) MOSFET model, which is applicable for both large-signal transient and small-signal ac analysis, has been developed. It employs a physical relaxation time approach to take care of the finite channel charging time to reach equilibrium and the effect of instantaneous channel charge re-distribution. The NQS model is formulated independently from the dc I-V and the charge-capacitor model, thus can be easily applied to any existing simulators. The model has been implemented in the newly released BSIM3 version 3, and comparison has been made among this model, common quasi-static (QS) SPICE models and PISCES two-dimensional (2-D) numerical device simulator. While predicting accurate NQS behavior, the time penalty for using the new model is only about 20-30% more than the common QS models. It is much less than the time required by other NQS models reported. Limitations and compromises between simplicity, efficiency and accuracy are also discussed.


IEEE Transactions on Electron Devices | 1998

Kink-free polycrystalline silicon double-gate elevated-channel thin-film transistors

Johnny K. O. Sin; Cuong T. Nguyen; Ping Keung Ko

The authors report the characterization and analysis of a novel double-gate elevated-channel thin-film transistor (ECTFT) fabricated using polycrystalline silicon. The transistor has a thin channel and thick source/drain regions with a double-gate control. Using this structure, the kink effect in the I-V characteristics of a conventional TFT is completely eliminated, and leakage current at zero gate bias is reduced by over 15 times. The elimination of the kink effect and the significant reduction in leakage current are obtained due to the reduction in lateral electric field at the channel/drain junction region. Two-dimensional (2-D) device simulations are used to study the electric field reduction mechanism in the structure. Experimental results on the forward conduction and gate transfer characteristics of the structure are also presented.


IEEE Transactions on Electron Devices | 1995

Threshold voltage model for deep-submicrometer fully depleted SOI MOSFET's

Srinivasa R. Banna; Philip C. H. Chan; Ping Keung Ko; Cuong T. Nguyen; Mansun Chan

The threshold voltage, V/sub th/, of fully depleted silicon-on-insulator (FDSOI) MOSFET with effective channel lengths down to the deep-submicrometer range has been investigated. We use a simple quasi-two-dimensional model to describe the V/sub th/ roll-off and drain voltage dependence. The shift in threshold voltage is similar to that in the bulk. However, threshold voltage roll-off in FDSOI is less than that in the bulk for the same effective channel length, as predicted by a shorter characteristic length l in FDSOI. Furthermore, /spl Delta/V/sub th/ is independent of back-gate bias in FDSOI MOSFET. The proposed model retains accuracy because it does not assume a priori charge partitioning or constant surface potential. Also it is simple in functional form and hence computationally efficient. Using our model, V/sub th/ design space for Deep-Submicrometer FDSOI MOSFET is obtained. Excellent correlation between the predicted V/sub th/ design space and previously reported two-dimensional numerical simulations using MINIMOS5 is obtained. >

Collaboration


Dive into the Ping Keung Ko's collaboration.

Top Co-Authors

Avatar

Mansun Chan

Hong Kong University of Science and Technology

View shared research outputs
Top Co-Authors

Avatar

Chenming Hu

University of California

View shared research outputs
Top Co-Authors

Avatar

Philip C. H. Chan

Hong Kong University of Science and Technology

View shared research outputs
Top Co-Authors

Avatar

Samuel K.H. Fung

Hong Kong University of Science and Technology

View shared research outputs
Top Co-Authors

Avatar

Stephen Parke

University of California

View shared research outputs
Top Co-Authors

Avatar

Cuong T. Nguyen

Hong Kong University of Science and Technology

View shared research outputs
Top Co-Authors

Avatar

Zhihong Liu

University of California

View shared research outputs
Top Co-Authors

Avatar

Sang Lam

Hong Kong University of Science and Technology

View shared research outputs
Top Co-Authors

Avatar

Jack Lau

Hong Kong University of Science and Technology

View shared research outputs
Researchain Logo
Decentralizing Knowledge