Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Pu Jie is active.

Publication


Featured researches published by Pu Jie.


Journal of Semiconductors | 2015

A 16 b 2 GHz digital-to-analog converter in 0.18 μm CMOS with digital calibration technology

Yang Weidong; Zang Jiandong; Li Tiehu; Luo Pu; Pu Jie; Zhang Ruitao; Chen Chao

This paper presents a 16-bit 2 GSPS digital-to-analog converter (DAC) in 0.18 μm CMOS technology. This DAC is implemented using time division multiplex access system architecture in the digital domain. The input data is received with a two-channel LVDS interface. The DLL technology is introduced to meet the timing requirements between phases of the LVDS data and the data sampling clock. A FIFO is designed to absorb the phase difference between the data clock and DAC system clock. A delay controller is integrated to adjust the phase relationship between the high speed digital clock and analog clock, obtaining a sampling rate of 2 GSPS. The current source mismatch at higher bits is calibrated in the digital domain. Test results show that the DAC achieves 74.02 dBC SFDR at analog output of 36 MHz, and DNL less than ±2.1 LSB & INL less than ±4.3 LSB after the chip is calibrated.


Archive | 2017

Dynamic meta-stable suppression comparator with high speed and low power consumption

Xu Daiguo; Hu Gangyi; Li Ruzhang; Wang Jian'an; Chen Guangbing; Wang Yuxin; Fu Dongbing; Xu Shiliu; Liu Tao; Pu Jie; Chen Kairang


Archive | 2017

DEVICE AND METHOD FOR ERROR ESTIMATION AND CORRECTION OF ANALOG-TO-DIGITAL CONVERTER

Pu Jie; Hu Gangyi; Shen Xiaofeng; Xu Xueliang; Fu Dongbing; Zhang Ruitao; Wang Youhua; Wang Yuxin; Chen Guangbing; Li Ruzhang


Archive | 2017

Flash-SAR structured ADC based on passive residual transfer

Xu Daiguo; Hu Gangyi; Li Ruzhang; Wang Jian'an; Chen Guangbing; Wang Yuxin; Fu Dongbing; Xu Shiliu; Liu Tao; Pu Jie; Chen Kairang


Archive | 2016

Lower-sampling type phase discriminator and charge-pump circuit with gain control

Ji Jinyue; Zhang Ruitao; Pu Jie; Ding Yi; Chen Gang


Archive | 2016

Self-biasing circuit

Ji Jinyue; Zhang Ruitao; Pu Jie; Ding Yi; Chen Gang


Archive | 2016

Circuit and method for reducing charge pump phase-locked loop circuit switch signal swing

Ji Jinyue; Zhang Ruitao; Pu Jie; Ding Yi; Chen Gang


Archive | 2016

Phase-locked loop clock jitter simulation method and system

Ji Jinyue; Zhang Ruitao; Pu Jie; Ding Yi; Chen Gang


Archive | 2016

ERROR COMPENSATION CORRECTION DEVICE FOR USE IN PIPELINE ANALOG TO DIGITAL CONVERTER

Pu Jie; Hu Gangyi; Fu Dongbing; Chen Xi; Huang Xingfa; Wang Yuxin; Chen Guangbing; Li Ruzhang


Archive | 2016

Downsampling phase locked loop for preventing in-band noise from being amplified to square times of frequency dividing ratio

Ji Jinyue; Zhang Ruitao; Pu Jie; Ding Yi; Chen Gang

Collaboration


Dive into the Pu Jie's collaboration.

Top Co-Authors

Avatar

Xu Daiguo

University of Electronic Science and Technology of China

View shared research outputs
Researchain Logo
Decentralizing Knowledge