T.E. Kazior
Raytheon
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by T.E. Kazior.
Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena | 2012
W. E. Hoke; R. V. Chelakara; J. P. Bettencourt; T.E. Kazior; J. R. LaRoche; T. D. Kennedy; John J. Mosca; Abbas Torabi; A. J. Kerr; H.-S. Lee; T. Palacios
GaN high electron mobility transistors (HEMTs) were monolithically integrated with silicon CMOS to create a functional current mirror circuit. The integrated circuit was fabricated on 100 mm diameter modified silicon-on-insulator (SOI) wafers incorporating a resistive (111) silicon handle substrate and a lightly doped (100) silicon device layer. In a CMOS-first process, the CMOS was fabricated using the (100) device layer. Subsequently GaN was grown by plasma molecular beam epitaxy in windows on the (111) handle substrate surface without wire growth despite using gallium-rich growth conditions. Transmission lines fabricated on the GaN buffer/SOI wafer exhibited a microwave loss of less than 0.2 dB/mm up to 35u2009GHz. Direct current measurements on GaN HEMTs yielded a current density of 1.0u2009A/mm and transconductance of 270 mS/mm. At 10u2009GHz and a drain bias of 28u2009V, 1.25u2009mm long transistors demonstrated a small signal gain of 10.7 dB and a maximum power added efficiency of 53% with a concomitant power of 5.6 W...
international microwave symposium | 2009
T.E. Kazior; J. R. LaRoche; Dmitri Lubyshev; Joel M. Fastenau; W. K. Liu; Miguel Urteaga; W. Ha; J. Bergman; M. J. Choe; Mayank T. Bulsara; E. A. Fitzgerald; D. Smith; David T. Clark; R. Thompson; Charlotte Drazek; Nicolas Daval; L. Benaissa; E. Augendre
We present results on the direct monolithic integration of III–V devices and Si CMOS on a silicon substrate. InP HBTs (0.5 × 5 um2 emitter) with ft and fmax ≫ 200GHz were grown directly in windows adjacent to CMOS transistors on silicon template wafers or SOLES (Silicon on Lattices Engineered Substrates). A BCB based multilayer interconnect process was used to interconnect the InP HBT and Si CMOS to create a differential amplifier demonstration circuit. The heterogeneously integrated differential amplifier serves as the building block for high speed, low power dissipation mixed signal circuits such as ADCs and DACs.
international conference on indium phosphide and related materials | 2009
T.E. Kazior; J. R. LaRoche; Dmitri Lubyshev; Joel M. Fastenau; W. K. Liu; Miguel Urteaga; W. Ha; J. Bergman; M. J. Choe; Mayank T. Bulsara; E. A. Fitzgerald; D. Smith; David T. Clark; R. Thompson; Charlotte Drazek; Nicolas Daval; L. Benaissa; E. Augendre
We present results on the direct monolithic integration of III–V devices and Si CMOS on a silicon substrate. Through optimization of device fabrication and material growth processes III–V devices with electrical performance comparable to devices grown on native III–V substrates were grown directly in windows adjacent to CMOS transistors on silicon template wafers or SOLES (Silicon on Lattices Engineered Substrates). While the results presented here are for InP HBTs, our direct heterogeneously integration approach is equally applicable to other III–V electronic (FETs, HEMTs) and opto-electronic (photodiodes, VSCLS) devices and opens the door to a new class of highly integrated, high performance, mixed signal circuits.
Journal of Vacuum Science & Technology. B. Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena | 2010
W. E. Hoke; T. D. Kennedy; J. R. LaRoche; A. Torabi; J. P. Bettencourt; P. Saledas; C. D. Lee; P. S. Lyman; T.E. Kazior; Mayank T. Bulsara; E. A. Fitzgerald; Dmitri Lubyshev; W. K. Liu
GaAs pseudomorphic high electron mobility transistor (PHEMT) structures were grown by molecular beam epitaxy on germanium substrates and composite silicon template wafers incorporating silicon and germanium transferred layers. Windows were etched down to the buried germanium layer and subsequent blanket material growth resulted in single crystal growth in the windows and polycrystalline growth on the top SiO2 surface. Wire growth was eliminated at the window edges and on the top SiO2 surface. Secondary ion mass spectrometry measurements and transmission electron micrographs of GaAs grown on germanium indicated an abrupt GaAs–Ge interface with little penetration of antiphase boundaries or other defects into the GaAs layer. For PHEMT material grown on silicon template wafers, a surface roughness of 8 A was measured by atomic force microscopy. The room temperature photoluminescence intensity of the InGaAs channel in the PHEMT structure was equivalent to that grown on GaAs substrates. Measured PHEMT mobilitie...
international soi conference | 2009
N. Yang; Mayank T. Bulsara; E. A. Fitzgerald; W. K. Liu; Dmitri Lubyshev; Joel M. Fastenau; Yiying Wu; M. Urteaga; W. Ha; J. Bergman; B. Brar; C. Drazekd; Nicolas Daval; L. Benaissa; E. Augendre; W.E. Hoke; J. R. LaRoche; Katherine J. Herrick; T.E. Kazior
The thermal budget/integration challenges for SOLES have been investigated. A process window has been found that allows for the successful demonstration of a monolithically integrated III-V/Si differential amplifier. A method of increasing the integration flexibility of SOLES by introducing SiNx interlayers has been demonstrated. Future work will explore the increased thermal budget/integration flexibility of SOLES provided by incorporating embedded GaAs layers.
international conference on solid-state and integrated circuits technology | 2008
E. A. Fitzgerald; Mayank T. Bulsara; Yu Bai; Cheng-Wei Cheng; W. K. Liu; Dmitri Lubyshev; Joel M. Fastenau; Yiying Wu; M. Urtega; W. Ha; J. Bergman; B. Brar; Charlotte Drazek; Nicolas Daval; F. Letertre; W.E. Hoke; J. R. LaRoche; Katherine J. Herrick; T.E. Kazior
We summarize our work on creating substrate platforms, processes, and devices for the monolithic integration of silicon CMOS circuits with III-V optical and electronic devices. Visible LEDs and InP HBTs have been integrated on silicon materials platforms that lend themselves to process integration within silicon fabrication facilities. We also summarize research on tensile Ge, which could be a high mobility material for III-V MOS, and research on an in-situ MOCVD Al2O3/GaAs process for III-V MOS.
Journal of Crystal Growth | 2009
W. K. Liu; Dmitri Lubyshev; Joel M. Fastenau; Yiying Wu; Mayank T. Bulsara; E. A. Fitzgerald; M. Urteaga; W. Ha; J. Bergman; B. Brar; William E. Hoke; J. R. LaRoche; Katherine J. Herrick; T.E. Kazior; David T. Clark; D. Smith; R. Thompson; Charlotte Drazek; Nicolas Daval
IEEE | 2009
E. A. Fitzgerald; Mayank T. Bulsara; E. Augendre; Lamine Benaissa; Nicolas Daval; Charlotte Drazek; R. Thompson; David T. Clark; D. Smith; Myung-Jun Choe; J. Bergman; W. Ha; Miguel Urteaga; W. K. Liu; Joel M. Fastenau; Dmitri Lubyshev; J. R. LaRoche; T.E. Kazior
IEEE | 2008
E. A. Fitzgerald; Mayank T. Bulsara; Yu Bai; Cheng-Wei Cheng; W. K. Liu; Dmitri Lubyshev; Joel M. Fastenau; Ying Wu; M. Urtega; W. Ha; J. Bergman; B. Brar; Charlotte Drazek; Nicolas Daval; Fabrice Letertre; W. E. Hoke; J. R. LaRoche; Katherine J. Herrick; T.E. Kazior