Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Vicente Enrique Chung is active.

Publication


Featured researches published by Vicente Enrique Chung.


high performance interconnects | 2010

The PERCS High-Performance Interconnect

L. Baba Arimilli; Ravi Kumar Arimilli; Vicente Enrique Chung; Scott Douglas Clark; Wolfgang E. Denzel; Ben C. Drerup; Torsten Hoefler; Jody B. Joyner; Jerry Don Lewis; Jian Li; Nan Ni; Ramakrishnan Rajamony

The PERCS system was designed by IBM in response to a DARPA challenge that called for a high-productivity high-performance computing system. A major innovation in the PERCS design is the network that is built using Hub chips that are integrated into the compute nodes. Each Hub chip is about 580 mm


Archive | 2004

Multiprocessor data processing system having scalable data interconnect and data routing mechanism

Ravi Kumar Arimilli; Jerry Don Lewis; Vicente Enrique Chung; Jody B. Joyner

^2


Archive | 2003

Processor book for building large scalable processor systems

Ravi Kumar Arimilli; Vicente Enrique Chung; Jody B. Joyner; Jerry Don Lewis

in size, % uses 45 nm IBM CMOS 12S0 SOI technology with 13 levels of metal, has over 3700 signal I/Os, and is packaged in a module that also contains LGA-attached optical electronic devices. The Hub module implements five types of high-bandwidth interconnects with multiple links that are fully-connected with a high-performance internal crossbar switch. These links provide over 9 Tbits/second of raw bandwidth and are used to construct a two-level direct-connect topology spanning up to tens of thousands of \PS{} chips with high bisection bandwidth and low latency. The Blue Waters System, which is being constructed at NCSA, is an exemplar large-scale PERCS installation. Blue Waters is expected to deliver sustained Pet scale performance over a wide range of applications. The Hub chip supports several high-performance computing protocols (e.g., MPI, RDMA, IP) and also provides a non-coherent system-wide global address space. Collective communication operations such as barriers, reductions, and multi-cast are supported directly in hardware. Multiple routing modes including deterministic as well as hardware-directed random routing are also supported. Finally, the Hub module is capable of operating in the presence of many types of hardware faults and gracefully degrades performance in the presence of lane failures.


Archive | 1999

System bus read address operations with data ordering preference hint bits for vertical caches

Ravi Kumar Arimilli; Vicente Enrique Chung; Guy Lynn Guthrie; Jody B. Joyner


Archive | 1999

Method and apparatus for high performance transmission of ordered packets on a bus within a data processing system

Ravi Kumar Arimilli; Vicente Enrique Chung; Warren E. Maule


Archive | 2001

Robust system bus recovery

Jody B. Joyner; Ravi Kumar Arimilli; Jerry Don Lewis; Vicente Enrique Chung


Archive | 2007

Data processing system, method and interconnect fabric supporting high bandwidth communication between nodes

Vicente Enrique Chung; Benjiman L. Goodman; Praveen S. Reddy; William J. Starke


Archive | 2005

System bus read data transfers with data ordering control bits

Ravi Kumar Arimilli; Vicente Enrique Chung; Guy Lynn Guthrie; Jody B. Joyner


Archive | 2005

Communication link control among inter-coupled multiple processing units in a node to respective units in another node for request broadcasting and combined response

Vicente Enrique Chung; Benjiman L. Goodman; Praveen S. Reddy; William J. Starke


Archive | 1999

Error recovery mechanism for a high-performance interconnect

Ravi Kumar Arimilli; Vicente Enrique Chung; Warren E. Maule

Researchain Logo
Decentralizing Knowledge