Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Allan T. Mitchell is active.

Publication


Featured researches published by Allan T. Mitchell.


IEEE Transactions on Electron Devices | 1988

A novel, shallow-trench-isolated, planar, N+SAG FAMOS transistor for high-density nonvolatile memories

A.L. Esquivel; Allan T. Mitchell; Craig Huffman; James L. Paterson; Howard L. Tigelaar; Bert R. Riemenschneider

The authors report the fabrication, for the first time, of a shallow-trench isolated (less than 1 mu m deep) planarized, floating-gate avalanche injection MOS (FAMOS) transistor with n/sup +/ bitlines self-aligned to gate (n/sup +/ SAG). Key to the planar process is the self-alignment of the buried n/sup +/ diffusions (bitlines) to the floating gate of the FAMOS transistor and the deposition over these diffusions of a low-temperature, conformal CVD (chemical vapor deposition) oxide. An oxide-resist etchback process was used to planarize the buried n/sup +/ CVD oxide. Trench etching was done immediately after definition of the stacked polysilicon gates. Using an anisotropic etch for single-crystal silicon, trenches with a 0.75 mu m depth were made in the bitline isolation areas of the planar devices. The trenches were then refilled with thermal and LPCVD (liquid-phase CVD) SiO/sub 2/. Characterization of the planar EPROM (erasable programmable read-only memory) cell shows that the shallow trench between bitlines has improved their isolation characteristics. An increase in programming efficiency of as much as 30% at a pulse width of 1 ms was observed in the case of the shallow-trench-isolated FAMOS. Additional data indicate the possibility of programming the trench isolated cell at drain voltages lower than the present 12.5 V, thus reducing high voltage requirements. >


Archive | 1990

Floating gate memory cell and device

Agerico L. Esquivel; Allan T. Mitchell; Howard L. Tigelaar


Archive | 1990

Floating-gate memory cell with tailored doping profile

Allan T. Mitchell


Archive | 1991

Four memory state EEPROM

Allan T. Mitchell; Howard L. Tigelaar


Archive | 1992

Method of forming a nonvolatile stacked memory

Agerico L. Esquivel; Allan T. Mitchell


Archive | 1989

Fabricating a single level merged EEPROM cell having an ONO memory stack substantially spaced from the source region

Allan T. Mitchell; Bert R. Riemenschneider


Archive | 1985

EPROM array and method for fabricating

Allan T. Mitchell; James L. Paterson


Archive | 1987

X-cell EEPROM array

Howard L. Tigelaar; Allan T. Mitchell; Bert R. Riemenschneider; James L. Paterson


Archive | 1989

Planar famos transistor with trench isolation

Agerico L. Esquivel; Allan T. Mitchell


Archive | 1990

Method of making a pleated floating gate trench EPROM

Agerico L. Esquivel; Allan T. Mitchell; Howard L. Tigelaar

Collaboration


Dive into the Allan T. Mitchell's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge