Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Cyrille Lambert is active.

Publication


Featured researches published by Cyrille Lambert.


nasa dod conference on evolvable hardware | 2005

On evolution of relatively large combinational logic circuits

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert; N. Lipnitsakya; Y. Yatskevich

Evolvable hardware (EHW) (Yao and Higuchi, 1999) is a technique introduced to automatically design circuits where the circuit configuration is carried out by evolutionary algorithms. One of the main difficulties in using EHW to solve real-world problems is the scalability. Until now, several strategies have been proposed to avoid this problem, but none of them completely tackle the issue. In this paper three different methods for evolving the most complex circuits have been tested for their scalability. These methods are bi-directional incremental evolution (SO-BIE); generalised disjunction decomposition (GD-BIE) and evolutionary strategies (ES) with dynamic mutation rate. In order to achieve the generalised conclusions the chosen approaches were tested using multipliers, traditionally used in EHW, but also logic circuits taken from MCNC (Yang, 1991) benchmark library and randomly generated circuits. The analysis of the approaches demonstrated that PLA-based ES is capable of evolving logic circuits of up to 12 inputs. The use of SO-BIE allows the generation of fully functional circuits of 14 inputs and GD-BIE is estimated to be able to evolve circuits of 21 inputs.


ieee international conference on evolutionary computation | 2006

A Novel Genetic Algorithm for Evolvable Hardware

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert

Evolutionary algorithms are used for solving search and optimization problems. A new field in which they are also applied is evolvable hardware, which refers to a self-configurable electronic system. However, evolvable hardware is not widely recognized as a tool for solving real-world applications, because of the scalability problem, which limits the size of the system that may be evolved. In this paper a new genetic algorithm, particularly designed for evolving logic circuits, is presented and tested for its scalability. The proposed algorithm designs and optimizes logic circuits based on a Programmable Logic Array (PLA) structure. Furthermore it allows the evolution of large logic circuits, without the use of any decomposition techniques. The experimental results, based on the evolution of several logic circuits taken from three different benchmarks, prove that the proposed algorithm is very fast, as only a few generations are required to fully evolve the logic circuits. In addition it optimizes the evolved circuits better than the optimization offered by other evolutionary algorithms based on a PLA and FPGA structures.


adaptive hardware and systems | 2006

Generalized Disjunction Decomposition for the Evolution of Programmable Logic Array Structures

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert

Evolvable hardware refers to a self reconfigurable electronic circuit, where the circuit configuration is under the control of an evolutionary algorithm. Evolvable hardware has shown one of its main deficiencies, when applied to solving real world applications, to be scalability. In the past few years several techniques have been proposed to avoid and/or solve this problem. Generalized disjunction decomposition (GDD) is one of these proposed methods. GDD was successful for the evolution of large combinational logic circuits based on a FPGA structure when used together with bi-directional incremental evolution and with (1+lambda) evolution strategy. In this paper a modified generalized disjunction decomposition, together with a recently introduced multi-population genetic algorithm, are implemented and tested for its scalability for solving large combinational logic circuits based on programmable logic array (PLA) structures


systems man and cybernetics | 2006

Generalized Disjunction Decomposition for Evolvable Hardware

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert


World Academy of Science, Engineering and Technology, International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering | 2007

FPGA-based Systems for Evolvable Hardware

Cyrille Lambert; Tatiana Kalganova; Emanuele Stomeo


World Academy of Science, Engineering and Technology, International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering | 2007

Mutation Rate for Evolvable Hardware

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert


5th International Enformatika Conference (IEC 05) | 2005

Analysis of genotype size for an evolvable hardware system

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert


World Academy of Science, Engineering and Technology, International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering | 2006

Chose the right mutation rate for better evolve combinational logic circuits

Emanuele Stomeo; Tatiana Kalganova; Cyrille Lambert


Conference of the World Academy of Science, Engineering and Technology | 2006

FPGA-based systems for evolvable hardware

Cyrille Lambert; Tatiana Kalganova; Emanuele Stomeo


World Academy of Science, Engineering and Technology, International Journal of Electrical, Computer, Energetic, Electronic and Communication Engineering | 2007

Multi-board Run-time Reconfigurable Implementation of Intrinsic Evolvable Hardware

Cyrille Lambert; Tatiana Kalganova; Emanuele Stomeo; Manissa Wilson

Collaboration


Dive into the Cyrille Lambert's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

N. Lipnitsakya

Belarusian State University

View shared research outputs
Top Co-Authors

Avatar

Y. Yatskevich

Belarusian State University

View shared research outputs
Researchain Logo
Decentralizing Knowledge