Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Dejan Vucinic is active.

Publication


Featured researches published by Dejan Vucinic.


international memory workshop | 2017

Latency Tails of Byte-Addressable Non-Volatile Memories in Systems

Chao Sun; Damien C. D. Le Moal; Qingbo Wang; Robert Mateescu; Filip Blagojevic; Martin Lueker-boden; Cyril Guyot; Zvonimir Z. Bandic; Dejan Vucinic

Next generation non-volatile memories, like Resistive RAM, Spin-Transfer Torque Magnetic RAM and Phase Change Memory, are byte- addressable with very low latency, bridging the large performance gap between DRAM memory and NAND flash storage. For this reason we think of them as Storage Class Memories (SCMs), meaning their main use could ideally be as main memory but the non-volatility and high density could also fill some of the needs for durable storage. The path to using SCMs as main memory will necessitate significant changes to prevailing CPU architectures, so at first our focus was on enabling their early market adoption as ultrafast storage in commodity systems. In stark contrast to NAND flash, whose read latency of a tenth of a millisecond dominates the total system response latency to a storage request, SCM-based devices are so fast that attach interface and host device driver latencies, which are in the microsecond domain, start to dominate the total response latency, hindering greatly the performance of SCMs in commodity systems. Moreover, the latency jitter introduced by host hardware and software and by controller firmware further affects the Quality of Service (QoS) of solid-state drives based on SCMs. In this paper we discuss various factors that degrade the QoS, including host software and machine configurations. A particular fine- tuning of an x86 host machine, a well-designed device driver and a low latency device controller result in an ultra-low latency system with excellent QoS. We measure less than 4 μs latency for 99.999% of I/O requests at queue depth one, and less than 7 μs at queue depth 32, from an SCM-based block device on PCI Express interface.


networking architecture and storages | 2015

Hardware accelerator for similarity based data dedupe

Dongyang Li; Qingbo Wang; Cyril Guyot; Ashwin Narasimha; Dejan Vucinic; Zvonimir Z. Bandic; Qing Yang

Data deduplication has proven important in backup storage systems as large amount of identical or similar data chunks exist. Recent studies have shown the great potential of data deduplication in primary storage and storage caches. Deduplications in these environments require high speed processing not to drag down production performance. This paper presents a hardware accelerator for similarity based data deduplication. It implements three compute-intensive kernel modules to improve throughput and latency in dedupe systems: sketch computation for data blocks, index searching for reference block, and delta encoding over similar blocks. Adopting pipelined computation and parallel data lookup across multiple hardware modules, our HW design is capable of processing high throughput data traffic by working on multiple data units concurrently, thus enabling wire speed dedupe for data stream where similar blocks present. Using a PC host system connected to the FPGA-based accelerator through a PCIe Gen 2×4 interface, our experiments show that the similarity based data dedupe performs 30% better in data reduction ratio than conventional dedupe techniques that look at identical blocks only. By comparing the hardware implementation with its software counterpart, the experimental results show that our preliminary FPGA implementation with maximum clock speed of 250MHz achieves at least 6 times improvement in latency over the software implementation running on state-of-art servers.


file and storage technologies | 2014

DC express: shortest latency protocol for reading phase change memory over PCI express

Dejan Vucinic; Qingbo Wang; Cyril Guyot; Robert Eugeniu Mateescu; Filip Blagojevic; Luiz Franca-Neto; Damien C. D. Le Moal; Trevor Bunker; Jian Xu; Steven Swanson; Zvonimir Z. Bandic


Archive | 2014

LATENCY COMMAND PROCESSING FOR SOLID STATE DRIVE INTERFACE PROTOCOL

Frank R. Chu; Zvonimir Z. Bandic; Dejan Vucinic; Cyril Guyot; Qingbo Wang


Archive | 2017

Fabric interconnection for memory banks based on network-on-chip methodology

Zvonimir Z. Bandic; Luis Cargnini; Dejan Vucinic


Archive | 2014

ACK-LESS PROTOCOL FOR NOTICING COMPLETION OF READ REQUESTS

Dejan Vucinic; Cyril Guyot; Robert Eugeniu Mateescu; Qingbo Wang; Zvonimir Z. Bandic; Frank R. Chu


Archive | 2014

DOORBELL-LESS ENDPOINT-INITIATED PROTOCOL FOR STORAGE DEVICES

Dejan Vucinic; Zvonimir Z. Bandic; Qingbo Wang; Cyril Guyot; Robert Eugeniu Mateescu; Frank R. Chu


Archive | 2016

Implementing enhanced performance with read before write to phase change memory to avoid write cancellations

Cyril Guyot; Robert Eugeniu Mateescu; Dejan Vucinic


field-programmable custom computing machines | 2015

A Parallel and Pipelined Architecture for Accelerating Fingerprint Computation in High Throughput Data Storages

Dongyang Li; Qing Yang; Qingbo Wang; Cyril Guyot; Ashwin Narasimha; Dejan Vucinic; Zvonimir Z. Bandic


Archive | 2015

Doorless protocol having multiple queue read requests in flight

Dejan Vucinic; Zvonimir Z. Bandic; Cyril Guyot; Robert Eugeniu Mateescu; Qingbo Wang

Collaboration


Dive into the Dejan Vucinic's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Dongyang Li

University of Rhode Island

View shared research outputs
Top Co-Authors

Avatar

Qing Yang

University of Rhode Island

View shared research outputs
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge