Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Dimitrios Ziakas is active.

Publication


Featured researches published by Dimitrios Ziakas.


high performance interconnects | 2010

Intel® QuickPath Interconnect Architectural Features Supporting Scalable System Architectures

Dimitrios Ziakas; Allen J. Baum; Robert A. Maddox; Robert J. Safranek

Single processor performance has exhibited substantial growth over the last three decades [1] as shown in Figure 1. What is also desired are techniques which enable connecting together multiple processors in order to create scalable, modular and resilient multiprocessor systems. Beginning with the production of the Intel® Xeon® processor 5500 series, (previously codenamed “Nehalem-EP”), the Intel® Xeon® processor 7500 series (previously codenamed “Nehalem-EX”), and the Intel® Itanium™ processor 9300 series (previously codenamed “Tukwila-MC”), Intel Corporation has introduced a series of multi-core processors that can be easily interconnected to create server systems scaling from 2 to 8 sockets. In addition, OEM platforms are currently available that extend this up to 256-socket server designs1. This scalable system architecture is built upon the foundation of the Intel® QuickPath Interconnect (Intel QPI). These Intel micro-architectures provide multiple high-speed (currently up to 25.6 GB/s), point-to-point connections between processors, I/O hubs and third party node controllers. The interconnect features, as well as the capabilities built into the processor’s system interconnect logic (also known as “uncore”), work together to deliver the performance, scalability, and reliability demanded in larger scale systems.


Archive | 2011

Autonomous initialization of non-volatile random access memory in a computer system

Murugasamy K. Nachimuthu; Mohan J. Kumar; Dimitrios Ziakas


Archive | 2011

Apparatus and method for implementing a multi-level memory hierarchy

Raj K. Ramanujan; Rajat Agarwal; Kai Cheng; Taarinya Polepeddi; Camille C. Raad; David Zimmerman; Muthukumar P. Swaminathan; Dimitrios Ziakas; Mohan J. Kumar; Bassam N. Coury; Glenn J. Hinton


Archive | 2011

APPARATUS AND METHOD FOR IMPLEMENTING A MULTI-LEVEL MEMORY HIERARCHY OVER COMMON MEMORY CHANNELS

Raj K. Ramanujan; Dimitrios Ziakas; David Zimmerman; Mohan J. Kumar; Muthukumar P. Swaminathan; Bassam N. Coury


Archive | 2011

Memory Module Architecture

Murugasamy K. Nachimuthu; Mohan J. Kumar; Debaleena Das; Dimitrios Ziakas


Archive | 2014

Cpu package substrates with removable memory mechanical interfaces

Mani Prakash; Thomas T. Holden; Jeffory L. Smalley; Ram S. Viswanath; Bassam N. Coury; Dimitrios Ziakas; Chong J. Zhao; Jonathan W. Thibado; Gregorio Murtagian; Kuang C. Liu; Rajasekaran Swaminathan; Zhichao Zhang; John M. Lynch; David J. Llapitan; Sanka Ganesan; Xiang Li; George Vergis


Archive | 2011

HOME AGENT MULTI-LEVEL NVM MEMORY ARCHITECTURE

Dimitrios Ziakas; Zhong-ning Cai


Archive | 2015

NONVOLATILE MEMORY MODULE

Mani Prakash; Edward L. Payton; John K. Grooms; Dimitrios Ziakas; Mohammed Arafa; Raj K. Ramanujan; Dong Wang


Archive | 2013

CONTROLLING ACCESS TO STORAGE IN A COMPUTING DEVICE

Murugasamy K. Nachimuthu; Mohan J. Kumar; Dimitrios Ziakas


Archive | 2018

MODULE DE MÉMOIRE POUR UN CHARIOT DE CALCUL DE CENTRE DE TRAITEMENT DE DONNÉES

Myles Wilde; Aaron Gorius; Michael T. Crocker; Mohan J. Kumar; Dimitrios Ziakas

Researchain Logo
Decentralizing Knowledge