Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Hideki Miyasaka is active.

Publication


Featured researches published by Hideki Miyasaka.


visual communications and image processing | 1993

Development of a VLSI chip set for H.261/MPEG-1 video codec

Eishi Morimatsu; Osamu Kawai; Kiyoshi Sakai; Kiichi Matsuda; Hideki Miyasaka; Hirokazu Fukui; Yasuhiro Sakawaki; Kazuo Kaneko; Katsuhiro Eguchi

A VLSI chip set fully compatible with both CCITT/H.261 and ISO/MPEG-1 has been developed. The chip set is composed of 3 chips, MC-LSI, COD-LSI, and DEC-LSI which realize a realtime coding of moving pictures based on the international standard coding algorithms. A realtime decoder can also be realized by single use of a DEC-LSI chip. Each chip includes 140,000 to 160,000 gates using 0.8 micrometers CMOS technology and operates at 27 MHz clock rate. The chip set performs full frame coding/decoding of CIF and SIF, and operates up to 6.3 Mb/s in the transmission bitrate. The chip set has been installed into a prototype video codec controlled by a PC(FM-TOWNS) and confirmed to work successfully.


international conference on image processing | 1995

Development of a VLSI chip for real time MPEG-2 video decoder

Eishi Morimatsu; Kiyoshi Sakai; Koichi Yamashita; Mitsuhito Ohta; Hideki Miyasaka; Kiyoshi Maeda; Hisakazu Ogura; Naoyuki Takeshita

A VLSI chip fully compatible with ISO/IEC 13818 2 (MPEG-2 video) has been developed. The chip is conforming to main profile @ main level of the standard, which realizes real-time decoding of ITU-R Rec.601 format moving pictures. In addition, it is also designed to operate as a part of MPEG-2 encoder. The chip size and power dissipation are minimized by optimizing its architecture and by using hardware macro cells for bulky circuits such as multipliers. As a result, the chip has been implemented with approximately 620K transistors on 11.35/spl times/11.35 mm using a triple metal 0.5 /spl mu/m CMOS technology. The chip has performed well in evaluations on a PC-based testbed.


Archive | 1990

Block transformation coding and decoding system with offset block division

Yuji Takenaka; Yoshitsugu Nishizawa; Takahiro Hosokawa; Yuji Mori; Hideki Miyasaka


Archive | 1996

Moving picture data storing system and moving picture data decoding system

Hideki Miyasaka; Hideaki Watanabe; Takehira Masanori; Kiyoshi Maeda; Masao Mutou; Hirohiko Inagaki


Archive | 1995

DYNAMIC IMAGE DATA STORAGE SYSTEM AND DYNAMIC IMAGE DATA DECODING SYSTEM

Hirohiko Inagaki; Sei Maeda; Hideki Miyasaka; Masao Muto; Masanori Takehira; Hideaki Watanabe; 聖 前田; 秀樹 宮坂; 正男 武藤; 英明 渡辺; 博彦 稲垣; 真則 竹平


Archive | 1995

Method controlling memory access operations by changing respective priorities thereof, based on a situation of the memory, and a system and an integrated circuit implementing the method

Katsuki Miyawaki; Yukio Otobe; Kimihiko Kazui; Hideki Miyasaka; Yasunori Ueno; Kouji Maruyama


Archive | 2000

VIDEO PROCESSING SYSTEM AND VIDEO STORAGE DEVICE

Takehiko Fujiyama; Hideki Miyasaka; Kaname Yoshida; 吉田 要; 秀樹 宮坂; 武彦 藤山


Archive | 2000

SIGNAL PROCESSING CIRCUIT AND INFORMATION RECORDING AND REPRODUCING DEVICE

Tomoaki Hirai; Akihiko Hirano; Yosuke Hori; Satoshi Minojima; Seiichi Mita; Hideki Miyasaka; Shoichi Miyazawa; Toshihiro Nitta; Yasuhide Ouchi; Naoki Sato; Koji Shida; Tatsushi Shimokawa; Terumi Takashi; Yoshihisa Watabe; 誠一 三田; 龍志 下川; 直喜 佐藤; 洋介 堀; 康英 大内; 秀樹 宮坂; 章一 宮沢; 智明 平井; 章彦 平野; 光司 志田; 敏裕 新田; 善寿 渡部; 智 美濃島; 輝実 高師


Archive | 2004

Data processing system, data processing apparatus and data processing method

Hideki Miyasaka; Kaname Yoshida; Yasuo Misuda


Archive | 1990

Dynamic image encoder and dynamic image decoder

Yoshitsugu Nishizawa; Yuji Takenaka; Takahiro Hosokawa; Yuji Mori; Hideki Miyasaka

Collaboration


Dive into the Hideki Miyasaka's collaboration.

Researchain Logo
Decentralizing Knowledge