Il-hyun Park
Samsung
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Il-hyun Park.
international symposium on low power electronics and design | 2006
Yoon-Jin Kim; Il-hyun Park; Kiyoung Choi; Yunheung Paek
Coarse-grained reconfigurable architecture aims to achieve both performance and flexibility. However, power consumption is no less important for the reconfigurable architecture to be used as a competitive processing core in embedded systems. In this paper, we show how power is consumed in a typical coarse-grained reconfigurable architecture. Based on the power breakdown data, we suggest a power-conscious configuration cache structure and code mapping technique, which reduce power consumption without performance degradation. Experimental results show that the proposed approach saves much power even with reduced configuration cache size
IEEE Transactions on Very Large Scale Integration Systems | 2009
Yoon-Jin Kim; Rabi N. Mahapatra; Il-hyun Park; Kiyoung Choi
Coarse-grained reconfigurable architectures (CGRAs) require many processing elements (PEs) and a configuration memory unit (configuration cache) for reconfiguration of its PE array. Although this structure is meant for high performance and flexibility, it consumes significant power. Specially, power consumption by configuration cache is explicit overhead compared to other types of intellectual property (IP) cores. Reducing power is very crucial for CGRA to be more competitive and reliable processing core in embedded systems. In this paper, we propose a reusable context pipelining (RCP) architecture to reduce power-overhead caused by reconfiguration. It shows that the power reduction can be achieved by using the characteristics of loop pipelining, which is a multiple instruction stream, multiple data stream (MIMD)-style execution model. RCP efficiently reduces power consumption in configuration cache without performance degradation. Experimental results show that the proposed approach saves much power even with reduced configuration cache size. Power reduction ratio in the configuration cache and the entire architecture are up to 86.33% and 37.19%, respectively, compared to the base architecture.
Archive | 2010
Bernhard Egger; Dong-hoon Yoo; Soojung Ryu; Il-hyun Park
Archive | 2011
Young-Chul Cho; Soojung Ryu; Yoon-Jin Kim; Woong Seo; Il-hyun Park; Tae-wook Oh
Archive | 2009
Dong-hoon Yoo; Soojung Ryu; Yeongon Cho; Bernhard Egger; Il-hyun Park
Archive | 2011
Tae-wook Oh; Soojung Ryu; Yoon-Jin Kim; Woong Seo; Young-Chul Cho; Il-hyun Park
대한전자공학회 ISOCC | 2006
Il-hyun Park; Yoon-Jin Kim; Chulsoo Park; Jeongki Son; Manhwee Jo; Kiyoung Choi
Archive | 2009
Egger Bernhard; Soojung Ryu; Dong-hoon Yoo; Il-hyun Park
Archive | 2011
Woong Seo; Soojung Ryu; Yoon-Jin Kim; Young-Chul Cho; Il-hyun Park; Tae-wook Oh
Archive | 2010
Woong Seo; Soojung Ryu; Yoon-Jin Kim; Young-Chul Cho; Il-hyun Park; Tae-wook Oh