Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Jethro C. Law is active.

Publication


Featured researches published by Jethro C. Law.


IEEE Journal of Solid-state Circuits | 2009

A 1 MB Cache Subsystem Prototype With 1.8 ns Embedded DRAMs in 45 nm SOI CMOS

Peter Juergen Klim; John E. Barth; William Robert Reohr; David Dick; Gregory J. Fredeman; Gary Koch; Hien Minh Le; Aditya Khargonekar; Pamela Wilcox; John Golz; Jente B. Kuang; Abraham Mathews; Jethro C. Law; Trong V. Luong; Hung C. Ngo; Ryan Freese; Hillery C. Hunter; Erik A. Nelson; Paul C. Parries; Toshiaki Kirihata; Subramanian S. Iyer

We describe a single voltage supply, 1 MB cache subsystem prototype that integrates 2 GHz embedded DRAM (eDRAM) macros with on-chip word-line voltage supply generation , a 4 Kb one-time-programmable read-only memory (OTPROM) for redundancy and repair control, on-chip OTPROM programming voltage generation, clock generation and distribution, array built-in self-test circuitry (ABIST), user logic and pervasive logic. The eDRAM employs a programmable pipeline, achieving 1.8 ns latency, and features concurrent refresh capability.


international conference on computer design | 2005

A low-overhead virtual rail technique for SRAM leakage power reduction

Jente B. Kuang; Hung C. Ngo; Kevin J. Nowka; Jethro C. Law; Rajiv V. Joshi

We propose a virtual supply rail control technique that reduces SRAM leakage. This method encompasses a cell-based image, serial tiling, pitch matching, small drive device overhead, and controlled power-on currents while incurring small circuit overhead. A virtual rail cell contains both the sleep transistor fingers and input/output drive transistors. The usual overhead associated with the drive circuit that controls the sleep transistors is significantly reduced due to reduced wire load and improved drive efficiency. This technique provides gradual power-on characteristics and good signal slews while effectively mitigating leakage current, maintaining read/write speed and achieving power-on latency compatible with high-performance designs.


Archive | 2004

Power-gating cell for virtual power rail control

Jente B. Kuang; Jethro C. Law; Hung C. Ngo; Kevin J. Nowka


Archive | 2008

Limited Switch Dynamic Logic Cell Based Register

Peter Juergen Klim; Jethro C. Law; Trong V. Luong; Abraham Mathews


Archive | 2007

Self-Resetting Phase Frequency Detector with Multiple Ranges of Clock Difference

Trong V. Luong; Hung C. Ngo; Jethro C. Law; Peter Juergen Klim


Archive | 2006

System and Method for Switching Digital Circuit Clock Net Driver Without Losing Clock Pulses

Jethro C. Law; Kirk Edward Morrow; John C. Schiff; Glen A. Wiedemeier


Archive | 2008

Structure for a Limited Switch Dynamic Logic Cell Based Register

Peter Juergen Klim; Jethro C. Law; Trong V. Luong; Abraham Mathews


Archive | 2007

Digital Frequency Multiplier Circuit

Hung C. Ngo; Fadi H. Gebara; Jethro C. Law; Trong V. Luong


Archive | 2008

Design Structure for Switching Digital Circuit Clock Net Driver Without Losing Clock Pulses

Jethro C. Law; Kirk Edward Morrow; John C. Schiff; Glen A. Wiedemeier


Archive | 2007

High performance, low power, dynamically latched up/down counter

Jethro C. Law; Trong V. Luong; Hung C. Ngo; Peter Juergen Klim

Researchain Logo
Decentralizing Knowledge