Jifeng Geng
Qualcomm
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Jifeng Geng.
IEEE Transactions on Circuits and Systems Ii-express Briefs | 2010
Gary J. Ballantyne; Jifeng Geng
The effect of reference clock jitter on the all-digital phase-locked loop (ADPLL) is considered. The analog-to-digital interface [e.g., a time-to-digital converter (TDC)] is considered only briefly. For the digital-to-analog interface [e.g., a digitally controlled oscillator (DCO)], the analysis is studied in detail. The power spectral density and the integrated power of the ADPLLs output phase noise are assessed for two types of reference clock jitter: 1) small correlated jitter (such as for a typical reference oscillator) and 2) uncorrelated jitter. Uncorrelated clock jitter (intentionally added at the DCO), which is uniformly spread over a sampling interval, is shown to nearly remove the digital images at the ADPLL output, which significantly lowers the minimum reference clock frequency in wireless designs.
Archive | 2013
Jeremy D. Dunworth; Gary John Ballantyne; Bhushan Shanti Asuri; Jifeng Geng; Gurkanwal Singh Sahota
Archive | 2010
Jifeng Geng; Gary John Ballantyne; Daniel F. Filipovic
Archive | 2012
Christos Komninakis; Vijay K. Chellappa; Jifeng Geng
Archive | 2011
Daniel F. Filipovic; Jifeng Geng
Archive | 2009
Gary John Ballantyne; Jifeng Geng; Daniel F. Filipovic
Archive | 2009
Daniel F. Filipovic; Gary John Ballantyne; Jifeng Geng
Archive | 2013
Jifeng Geng; Daniel F. Filipovic
Archive | 2009
Gary John Ballantyne; Jifeng Geng; Bo Sun
Archive | 2009
Daniel F. Filipovic; Helena Deirdre O'shea; Christos Komninakis; Jifeng Geng