Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Joe F. Sexton is active.

Publication


Featured researches published by Joe F. Sexton.


Applied Nursing Research | 1989

DSP core with parallel module testability

Uming U-Ming Ko; Stanley C. Keeney; Joe F. Sexton; Glen R. Balko; Bernhard H. Andresen

A description is given of a custom-designed, 160 K-transistor TMS320C25 DSP (digital signal processor) core processor, which has been combined with a 5 K user-programmable gate array and built-in parallel module testability. The research vehicle, designed to analyze practical issues of embedded core DSPs and manufactured in a 1- mu m CMOS process, runs at a 50-MHz clock frequency in the DSP core and has a gate delay of 0.5 ns (FO=3) in the gate array. The parallel module test (PMT) methodology is used to obtain and effectively test the DSP core during manufacturing. The method introduces a minimum speed penalty, approximately one quarter of a nanosecond, under normal operation paths and requires only one dedicated TEST pin at the device package. The joint test action group PMT system architecture can also support board-level testing.<<ETX>>


Archive | 1990

Integrated circuit formed on a surface of a semiconductor substrate and method for constructing such an integrated circuit

Uming U-Ming Ko; Bernhard H. Andresen; Glen R. Balko; Stanley C. Keeney; Joe F. Sexton


Archive | 1981

Video display processor having an integral composite video generator

Joe F. Sexton


Archive | 1997

Integrated circuit having an embedded digital signal processor and externally testable signal paths

Uming U-Ming Ko; Bernhard H. Andresen; Glen R. Balko; Stanley C. Keeney; Joe F. Sexton


Archive | 1983

Digital multiplication circuit for use in a microprocessor

Daniel L. Essig; Luat Q. Pham; Joe F. Sexton; Graham S. Tubbs


Archive | 1973

Control of AxB matrix thermal printhead

K Balasubramanian; Joe F. Sexton


Archive | 1986

Low power shift register latch

Joe F. Sexton


Archive | 2002

Volatile memory cell reconfigured as a non-volatile memory cell

James T. Schmidt; Joe F. Sexton; Peter N. Ehlig


Archive | 1987

Interface circuit for data processing system

Daniel L. Essig; Joe F. Sexton


Archive | 1978

Calculator-printer interface with numerical string segmentation

Joe F. Sexton

Collaboration


Dive into the Joe F. Sexton's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge