Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Johann Hajdu is active.

Publication


Featured researches published by Johann Hajdu.


international solid-state circuits conference | 1990

A mainframe processor in CMOS technology with 0.5 mu m channel length

Helmut Schettler; Johann Hajdu; Klaus J. Getzlaff; W.-D. Loehlein; Cordt W. Starke

A prototype of a processor chip set with a mainframe architecture is implemented using five CMOS standard cell chips. High performance is achieved by wide buses and a RISC- (reduced-instruction-set-computer) like implementation of frequently used instructions. The chip set consists of four units: (1) an instruction processor chip which fetches and decodes the instructions and contains the microcode storage; (2) cache chips which contain the address translation for up to 19 virtual address spaces, a four-way set-associative 16-kByte data/instruction cache, and a 32-B instruction buffer, which is loaded 16 B/cycle from the cache; (3) a fixed-point processor chip which contains the fixed-point registers and arithmetic and a second adder for the address calculation (base+displacement+index); (4) a floating-point processor chip which contains the floating-point registers, multiplier, and arithmetic unit. The processor is based on a four-stage pipeline (five stages for floating-point instructions).<<ETX>>


Archive | 1979

LSI Circuitry conforming to level sensitive scan design (LSSD) rules and method of testing same

Johann Hajdu; Guenter Knauft


Archive | 1971

DATA PROCESSING SYSTEM INCLUDING A SMALL AUXILIARY PROCESSOR FOR OVERCOMING THE EFFECTS OF FAULTY HARDWARE

Johann Hajdu; Guenter Knauft; Petar Skuin; Edwin Vogt


Archive | 1983

Macroinstruction execution in a microprogram-controlled processor

Herbert Chilinski; Klaus J. Getzlaff; Johann Hajdu; Franz Josef Dipl.-Math. Raeth


Archive | 1984

Device in the instruction unit of a pipeline processor for instruction interruption and repetition

Herbert Chilinski; Klaus J. Getzlaff; Johann Hajdu; Stephan Richter


Archive | 1976

Binary parallel computing arrangement for additions or subtractions

Johann Hajdu; Guenter Knauft


Archive | 1972

Shift unit for variable data widths

Johann Hajdu; Petar Skuin


Archive | 1972

DEVICE FOR ADDRESS TRANSLATION

Boger K; Gotze; Johann Hajdu


Archive | 1972

Circuit arrangement for error detection in data processing systems

Johann Hajdu; Petar Skuin; Edwin Vogt


Archive | 1989

Method of operating a timer in a digital data processing system

Wilhelm Haller; Johann Hajdu; Klaus J. Getzlaff

Researchain Logo
Decentralizing Knowledge