Ka Y. Leung
Silicon Labs
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Ka Y. Leung.
asian solid state circuits conference | 2006
Ka Y. Leung; Kafai Leung; Douglas R. Holberg
A 0.35 mum double-poly CMOS 16 b SAR A/D converter uses self-calibration techniques to obtain frac12 LSB INL. The differential and single-ended THD at 1Msample/s are 101dB and 96 dB, respectively. Each ADC consumes 20 mW at 3 V and occupies 2.9 mm2 active area, resulting in a 0.9 pJ/b FOM. The chip includes 3 ADCs, 2 DACs, 8051-microcontroller, CAN controller, DMA controller, 64 K flash memory and 4 K RAM occupying 26 mm2.
Archive | 2009
Zhiwei Dong; Shouli Yan; Axel Thomsen; William W.K. Tang; Ka Y. Leung
Archive | 2009
Zhiwei Dong; Shouli Yan; Axel Thomsen; William W.K. Tang; Ka Y. Leung
Archive | 2006
Ka Y. Leung; Donald E. Alfano; Ross Martin Fosler
Archive | 2000
Ka Y. Leung; Douglas R. Holberg
Archive | 2008
Ka Y. Leung; Donald E. Alfano; David P. Bresemann
Archive | 2008
Ka Y. Leung; Donald E. Alfano; David P. Bresemann
Archive | 2000
Ka Y. Leung; Douglas S. Piasecki
Archive | 2007
Donald E. Alfano; Danny J. Allred; Douglas Piasecki; Kenneth W. Fernald; Ka Y. Leung; Brian Caloway; Alan Storvik; Paul Highley; Douglas R. Holberg
Archive | 2000
Ka Y. Leung; Douglas S. Piasecki