Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Koji Kuroki.
international solid-state circuits conference | 2006
Hiroki Fujisawa; Shuichi Kubouchi; Koji Kuroki; Naohisa Nishioka; Yoshiro Riho; Hiromasa Noda; Isamu Fujii; Hideyuki Yoko; Ryuuji Takishita; Takahiro Ito; Hitoshi Tanaka; Masayuki Nakamura
Three circuit techniques for an 8.1-ns column-access 1.6-Gb/s/pin 512-Mb DDR3 SDRAM using 90-nm dual-gate CMOS technology were developed. First, an 8:4 multiplexed data-transfer scheme, which operates in a quasi-4-bit prefetch mode, achieves a 3.17-ns reduction in column-access time, i.e., from 11.3 to 8.13 ns. Second, a dual-clock latency counter reduces standby power by 22% and cycle time from 1.7 to 1.2 ns. Third, a multiple-ODT-merged output buffer enables selection of five effective-resistance values Rtt (20, 30, 40, 60, and 120 Omega) without increasing I/O capacitance. Based on these techniques, 1.6-Gb/s/pin operation with a 1.36-V power supply and a column latency of 7 was accomplished
Archive | 2011
Koji Kuroki; Daiki Nakashima; Ryuuji Takishita
Archive | 2009
Koji Kuroki; Ryuuji Takishita
Archive | 2009
Koji Kuroki; Yasuhiro Takai
Archive | 2008
Koji Kuroki; Yasuhiro Takai; Hiroki Fujisawa
Archive | 2007
Hiroki Fujisawa; Koji Kuroki; Yasuhiro Takai; 宏樹 藤澤; 康浩 高井; 浩二 黒木
Archive | 2006
Koji Kuroki; Hiroki Fujisawa
Archive | 2008
Koji Kuroki; Yasuhiro Takai
Archive | 2009
Koji Kuroki; Yasuhiro Takai; 康浩 高井; 浩二 黒木
Archive | 2008
Koji Kuroki; Shuichi Kubouchi; Hiroki Fujisawa