Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Kunal N. Taravade is active.

Publication


Featured researches published by Kunal N. Taravade.


23rd Annual BACUS Symposium on Photomask Technology | 2003

Multichip reticle approach for OPC model verification

Kunal N. Taravade; Nadya Belova; Andrew M. Jost; Neal P. Callan

The complexity of current semiconductor technology due to shrinking feature sizes causes more and more engineering efforts and expenses to deliver the final product to customers. One of the largest expense in the entire budget is the reticle manufacturing. With the need to perform mask correction in order to account for optical proximity effects on the wafer level, the reticle expenses have become even more critical. For 0.13um technology one can not avoid optical proximity correction (OPC) procedure for modifying original designs to comply with design rules as required by Front End (FE) and Back End (BE) processes. Once an OPC model is generated one needs to confirm and verify the said model with additional test reticles for every critical layer of the technology. Such a verification procedure would include the most critical layers (two FE layers and four BE layers for the 0.13 technology node). This allows us to evaluate model performance under real production conditions encountered on customer designs. At LSI we have developed and verified the low volume reticle (LVR) approach for verification of different OPC models. The proposed approach allows performing die-to-die reticle defect inspection in addition to checking the printed image on the wafer. It helps finalizing litho and etch process parameters. Processing wafers with overlaying masks for two consecutive BE layer (via and metal2 masks) allowed us to evaluate robustness of OPC models for a wafer stack against both reticle and wafer induced misalignments.


Optical Microlithography XVI | 2003

Dark-field high-transmission chromeless lithography

George E. Bailey; Neal P. Callan; Kunal N. Taravade; John V. Jensen; Benjamin George Eynon; Patrick M. Martin; Henry Kamberian; Darren Taylor; Rick S. Farnbach

Dark field (i.e. hole and trench layer) lithographic capability is lagging that of bright field. The most common dark field solution utilizes a biased-up, standard 6% attenuated phase shift mask (PSM) with an under-exposure technique to eliminate side lobes. However, this method produces large optical proximity effects and fails to address the huge mask error enhancement factor (MEEF) associated with dark field layers. It also neglects to provide a dark field lithographic solution beyond the 130nm technology node, which must serve two purposes: 1) to increase resolution without reducing depth of focus, and 2) to reduce the MEEF. Previous studies have shown that by increasing the background transmission in dark field applications, a corresponding decrease in the MEEF was observed. Nevertheless, this technique creates background leakage problems not easily solved without an effective opaqueing scheme. This paper will demonstrate the advantages of high transmission lithography with various approaches. By using chromeless dark field scattering bars around contacts for image contrast and chromeless diffraction gratings in the background, high transmission dark field lithography is made possible. This novel layout strategy combined with a new, very high transmission attenuating layer provides a dark field PSM solution that extends 248nm lithography capabilities beyond what was previously anticipated. It is also more manufacturing-friendly in the mask operation due to the absence of tri-tone array features.


Cost and performance in integrated circuit creation. Conference | 2003

Electrical validation of resolution enhancement techniques

Kunal N. Taravade; Neal P. Callan; Ebo H. Croffie; Aftab Ahmad

A number of techniques are used for resolution enhancement in leading edge lithography. As feature dimensions shrink, these resolution enhancement techniques (RETs) become more aggressive, causing huge increases in data volume, complexity and write time. The results of these techniques are verified using methods such as SEM measurements of resist or etched structures on the wafer. These RETs tend to either over or under-compensate by way of the suggested corrections or enhancements with respect to the actual device operation. In addition, the systematic and random metrology errors inherent in wafer level top-down SEM measurements become more significant as feature sizes shrink and tolerances become tighter. These errors further cloud the decision as to which RET is most suitable and necessary. To overcome these problems, we have designed an electrical test vehicle which targets those geometries most prevalent in the cells for a given technology. Electrical test (E-test) structures are then varied around these geometries covering the design rule space. Device parameters are measured over this design space for various RETs. This method reconciles the accuracy or effectiveness of RET models using electrical device parameters and uses the same to choose the RET which results in the lowest NRE while at the same time meeting all electrical requirements.


23rd Annual BACUS Symposium on Photomask Technology | 2003

Manufacturing of ArF chromeless hard shifter for 65-nm technology

Keuntaek Park; Laurent Dieu; Greg P. Hughes; Kent G. Green; Ebo H. Croffie; Kunal N. Taravade

For logic design, Chrome-less Phase Shift Mask is one of the possible solutions for defining small geometry with low MEF (mask enhancement factor) for the 65nm node. There have been lots of dedicated studies on the PCO (Phase Chrome Off-axis) mask technology and several design approaches have been proposed including grating background, chrome patches (or chrome shield) for applying PCO on line/space and contact pattern. In this paper, we studied the feasibility of grating design for line and contact pattern. The design of the grating pattern was provided from the EM simulation software (TEMPEST) and the aerial image simulation software. AIMS measurements with high NA annular illumination were done. Resist images were taken on designed pattern in different focus. Simulations, AIMS are compared to verify the consistency of the process with wafer printed performance.


Optical Microlithography XVII | 2004

Analysis of off-axis-illumination-based phase-edge/chromeless mask technologies

Ebo H. Croffie; Kunal N. Taravade; Neal P. Callan; Keuntaek Park; Gregory P. Hughes

Production readiness of phase-edge/chromeless reticles employing off-axis illuminations for 65nm node lithography is assessed through evaluation of mask design conversion and critical layer lithography performance. Using ASML /1100ArF scanners, we achieved k1=0.33 for chromeless phase shift mask (crlPSM) with more than 0.6um DOF for dense features. Subresolution assist features allow for acceptable depth of focus through pitch. However, chromeless feature linearity fall-off continues to be a major issue hampering the acceptance of crlPSM for production. Several mask data conversion schemes such as chromeless gratings and chrome patches have been proposed as viable solutions to mitigate the chromeless linearity fall-off issue. We evaluated chromeless gratings, chromeless rims and chrome patches and report on their performance in resolving the chromeless linearity fall-off issues as well as mask process complexity associated with each solution.


22nd Annual BACUS Symposium on Photomask Technology | 2002

Line Edge Roughness Comparison Between Wet and Dry Etched Reticles

Kunal N. Taravade; Robert Muller; Susan Erichsrud

We present a comparison of line edge roughness on wet and dry etched reticles manufactured at the same mask shop. These measurements were taken on a Leica LWM250, and compare identical features on both masks. A 30% improvement in line edge quality was seen on the dry etched plates. Data supporting these results is presented.


Archive | 2002

Device parameter and gate performance simulation based on wafer image prediction

Kunal N. Taravade; Neal P. Callan; Nadya Strelkova


Archive | 2001

Confinement device for use in dry etching of substrate surface and method of dry etching a wafer surface

Charles W. Jurgensen; Gregory A. Johnson; Kunal N. Taravade


Archive | 2000

Encapsulated-metal vertical-interdigitated capacitor and damascene method of manufacturing same

Gregory A. Johnson; Kunal N. Taravade; Gayle W. Miller


Archive | 1998

Method of forming and electrically connecting a vertical interdigitated metal-insulator-metal capacitor extending between interconnect layers in an integrated circuit

Gregory A. Johnson; Kunal N. Taravade

Collaboration


Dive into the Kunal N. Taravade's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge