Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Lee-Lean Shu is active.

Publication


Featured researches published by Lee-Lean Shu.


international solid state circuits conference | 1993

A 9-ns 16-Mb CMOS SRAM with offset-compensated current sense amplifier

Katsunori Seno; Kurt Knorpp; Lee-Lean Shu; Naoki Teshima; Hiroki Kihara; Hiroshi Sato; Fumio Miyaji; Minoru Takeda; Masayoshi Sasaki; Yoichi Tomo; Patrick Chuang; Kazuyoshi Kobayashi

A 9-ns 16-Mb CMOS SRAM has been developed using a 0.35- mu m CMOS process, The current-mode fully nonequalized data path has been realized in a CMOS SRAM for the first time by using a stabilized feedback current-sense amplifier (SFCA) that provides a small input resistance and an offset compensation effect. To reduce the test time, a bit-line wired-OR parallel test circuit has been implemented. >


international solid-state circuits conference | 1993

A 9 ns 16 Mb CMOS SRAM with offset reduced current sense amplifier

Katsunori Seno; Kurt Knorpp; Lee-Lean Shu; Fumio Miyaji; M. Sasaki; Minoru Takeda; T. Yokoyama; K. Fujita; T. Kimura; Yoichi Tomo; Patrick Chuang; K. Kobayashi

A 4-Mb*4 SRAM (static random access memory) with a 9-ns access time that uses a 0.35- mu m CMOS process with KrF excimer laser lithography is descibed. The 9-ns access time is achieved by using a current-mode nonequalized read data path with an offset-reduced stabilized-feedback current sense amplifier and a quadrant-organization architecture. The design includes a current-mode wired-OR 64-b*4 parallel test circuit. The typical address access time is 9 ns at a supply voltage of 3.3 V and an output load capacitance of 30 pF. Active current is 72 mA at 30 MHz under typical conditions.<<ETX>>


Archive | 1994

Binary weighted reference circuit for a variable impedance output buffer

Lee-Lean Shu; Kurt Knorpp


Archive | 1985

LOW POWER CMOS REFERENCE GENERATOR WITH LOW IMPEDANCE DRIVER

Lee-Lean Shu; Tain Ching Shyu; Patrick T. Chuang


Archive | 1994

Current mode test circuit for SRAM

Lee-Lean Shu; Kurt Knorpp; Katsunori Seno


Archive | 1992

SRAM with current-mode read data path

Lee-Lean Shu; Kurt Knorpp; Katsunori Seno


Archive | 1986

CMOS memory bias systems.

Patrick T. Chuang; Lee-Lean Shu


Archive | 2015

Systems and Methods Involving Multi-Bank, Dual-Pipe Memory Circuitry

Mu-Hsiang Huang; Robert Haig; Patrick Chuang; Lee-Lean Shu


Archive | 2016

Memory systems and methods involving high speed local address circuitry

Patrick Chuang; Mu-Hsiang Huang; Lee-Lean Shu


Archive | 2015

Systems and methods involving propagating read and write address and data through multi-bank memory circuitry

Lee-Lean Shu; Robert Haig

Collaboration


Dive into the Lee-Lean Shu's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge