Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Mao Zhi-gang is active.

Publication


Featured researches published by Mao Zhi-gang.


international midwest symposium on circuits and systems | 2013

A cost effective 2-D adaptive block size IDCT architecture for HEVC standard

Hong Liang; He Weifeng; Zhu Hui; Mao Zhi-gang

High Efficiency Video Coding (HEVC) is the currently developing video coding standard by the MPEG and ITU organizations. Unlike previous video codec standards, HEVC employs variable block size integer DCT/IDCT to conduct spatial redundancy compression. In this paper, a novel 2-D IDCT VLSI architecture for HEVC standard is presented. Using adaptive block size scheduling scheme, the proposed architecture supports variable block size IDCT from 4×4 to 32×32 pixels with low hardware overhead while keeping the highest performance. Using TSMC 65nm 1P9M technology, the synthesis result shows that the 2-D architecture achieves the maximum work frequency at 400MHz and the hardware cost is about 112.5K Gates. Experimental results show that the proposed architecture is able to deal with real-time adaptive HEVC IDCT of 4K×2K (4096×2048)@30fps video sequence at 179.4MHz. In consequence, it offers a cost-effective solution for the future UHD applications.


IEICE Electronics Express | 2013

A full-pipelined 2-D IDCT/IDST VLSI architecture with adaptive block-size for HEVC standard

Hong Liang; He Weifeng; Zhu Hui; Mao Zhi-gang


Information Technology | 2008

Implementation of LDPC code decoder based on WiMax

Mao Zhi-gang


Microprocessors | 2009

A Fast Intra-prediction Mode Selection Algorithm of H.264/AVC

Mao Zhi-gang


IEICE Electronics Express | 2016

Area-efficient HEVC IDCT/IDST architecture for 8K × 4K video decoding

Hong Liang; He Weifeng; He Guanghui; Mao Zhi-gang


Microelectronics & Computer | 2013

Analysis of Mapping Algorithms on Typical Reconfigurable Architectures

Mao Zhi-gang


Microelectronics & Computer | 2013

Design and Optimization of a VLIW Loop Instruction Prefetch Structure

Ju Kui; Xie Jing; Mao Zhi-gang


Microelectronics | 2011

Design of a Reconfigurable Low Power Multiply-Accumulator

Li Yongwei; Jiang Jianfei; Mao Zhi-gang; Tao Yuliang


Microelectronics & Computer | 2010

Dynamic Reconfigurable Array Processor Design

Mao Zhi-gang


Microelectronics & Computer | 2010

Optimization of Intra4×4 Prediction of H.264 Based on TTA Architecture

Mao Zhi-gang

Collaboration


Dive into the Mao Zhi-gang's collaboration.

Top Co-Authors

Avatar

He Weifeng

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

Hong Liang

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

Zhu Hui

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

He Guanghui

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

Jiang Jianfei

Civil Aviation University of China

View shared research outputs
Top Co-Authors

Avatar

Ju Kui

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

Li Yongwei

Shanghai Jiao Tong University

View shared research outputs
Top Co-Authors

Avatar

Tao Yuliang

Shanghai Jiao Tong University

View shared research outputs
Researchain Logo
Decentralizing Knowledge