Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Michael L. Case is active.

Publication


Featured researches published by Michael L. Case.


formal methods in computer-aided design | 2009

Enhanced verification by temporal decomposition

Michael L. Case; Hari Mony; Jason R. Baumgartner; Robert L. Kanzelman

This paper addresses the presence of logic which has relevance only during initial time frames in a hardware design. We examine transient logic in the form of signals which settle to deterministic constants after some prefix number of time frames, as well as primary inputs used to enumerate complex initial states which thereafter become irrelevant. Experience shows that a large percentage of hardware designs (industrial and benchmarks) have such logic, and this creates overhead in the overall verification process. In this paper, we present automated techniques to detect and eliminate such irrelevant logic, enabling verification efficiencies in terms of greater logic reductions, deeper Bounded Model Checking (BMC), and enhanced proof capability using induction and interpolation.


formal methods in computer-aided design | 2009

Scalable conditional equivalence checking: An automated invariant-generation based approach

Jason R. Baumgartner; Hari Mony; Michael L. Case; Jun Sawada; Karen Yorav


Archive | 2009

Method and System for Design Simplification Through Implication-Based Analysis

Jason R. Baumgartner; Michael L. Case; Geert Janssen; Robert L. Kanzelman


Archive | 2009

Techniques for analysis of logic designs with transient logic

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony


Archive | 2010

Efficient Redundancy Identification, Redundancy Removal, and Sequential Equivalence Checking within Designs Including Memory Arrays

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony


Archive | 2009

Techniques for performing conditional sequential equivalence checking of an integrated circuit logic design

Jason R. Baumgartner; Michael L. Case; Hari Mony; Jun Sawada


Archive | 2010

Minimizing Memory Array Representations for Enhanced Synthesis and Verification

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony


Archive | 2010

Enhanced Analysis of Array-Based Netlists via Reparameterization

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony


Archive | 2010

Eliminating, Coalescing, or Bypassing Ports in Memory Array Representations

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony


Archive | 2010

Array Concatenation in an Integrated Circuit Design

Jason R. Baumgartner; Michael L. Case; Robert L. Kanzelman; Hari Mony

Researchain Logo
Decentralizing Knowledge