Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Naoyuki Koizumi is active.

Publication


Featured researches published by Naoyuki Koizumi.


IEEE Transactions on Advanced Packaging | 2009

Efficient Bump-Pad Geometries to Relax Design Rules Required for High Density I/O Area Array Packaging

Michio Horiuchi; Yasue Tokutake; Fumimasa Katagiri; Shigeaki Suganuma; Naoyuki Koizumi

Continuous increase in density of interconnection is demanded as a result of advances in the performance of electronic devices. Because a finer design rule is necessary in the conventional routing design to achieve the higher density, especially in the chip-to-package connection, this trend will bring various problems in both its manufacturing process and reliability. To avoid such a risk, approaches from an escape routing design standpoint might be expected to give an effective solution. This paper presents a design method efficient to relax the severe demands for an ultra-fine wiring rule that leads to a costly manufacturing process and a poor interconnection reliability. This method has been developed focusing on a bump-pad geometry that provides an efficient hybrid channel allowing a higher routability. A specific pad geometry ldquomicrovillirdquo type hybrid channel has been revealed to be applicable in both square grid and hexagonal arrays and to achieve a notable relaxing in trace width and spacing. With this hybrid channel, traces with twice the width become allowable for escape routing compared with the conventional geometry. The effects of this relaxation, not only on manufacturing cost but also on the performance and reliability of packaging, are discussed.


Archive | 2008

MULTI-LAYERED WIRING SUBSTRATE, METHOD FOR PRODUCING THE SAME, AND SEMICONDUCTOR DEVICE

Michio Horiuchi; Yasue Tokutake; Shigeaki Suganuma; Naoyuki Koizumi; Fumimasa Katagiri


Archive | 2012

Wiring substrate, semiconductor device and manufacturing method thereof

Naoyuki Koizumi; Akihiko Tateiwa


Archive | 2013

WIRING SUBSTRATE AND METHOD OF MANUFACTURING WIRING SUBSTRATE

Jun Furuichi; Akihiko Tateiwa; Naoyuki Koizumi


Archive | 2011

Wiring board, semiconductor device, and manufacturing method of semiconductor device

Naoyuki Koizumi; 直幸 小泉; Akihiko Tateiwa; 昭彦 立岩


Archive | 2008

Multilayered Circuit Board for Connection to Bumps

Michio Horiuchi; Yasue Tokutake; Shigeaki Suganuma; Naoyuki Koizumi; Fumimasa Katagiri


Archive | 2009

MULTILAYER WIRING BOARD, MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR DEVICE

Michio Horiuchi; Yasue Tokutake; Shigeaki Suganuma; Naoyuki Koizumi; Fumimasa Katagiri


Archive | 2007

CONNECTION STRUCTURE OF WIRING BOARD AND ELECTRONIC ELEMENT, AND ELECTRONIC DEVICE

Michio Horiuchi; Fumimasa Katagiri; Naoyuki Koizumi; Shigeaki Suganuma; Yasue Tokutake; 道夫 堀内; 直幸 小泉; 安衛 徳武; 史雅 片桐; 茂明 菅沼


Archive | 2014

WIRING SUBSTRATE AND MANUFACTURING METHOD THEREOF

Naoyuki Koizumi; Jun Furuichi; Yasuyoshi Horikawa


Archive | 2007

Light emitting device and its fabrication process

Mitsutoshi Azuma; Masahiro Haruhara; Naoyuki Koizumi; Hiroshi Murayama; Hideaki Sakaguchi; Akinori Shiraishi; Yuichi Taguchi; 秀明 坂口; 直幸 小泉; 昌宏 春原; 啓 村山; 光敏 東; 裕一 田口; 晶紀 白石

Collaboration


Dive into the Naoyuki Koizumi's collaboration.

Researchain Logo
Decentralizing Knowledge