Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Pau-Ling Chen is active.

Publication


Featured researches published by Pau-Ling Chen.


IEEE Journal of Solid-state Circuits | 2004

Virtual-ground sensing techniques for a 49-ns/200-MHz access time 1.8-V 256-Mb 2-bit-per-cell flash memory

Binh Quang Le; Michael Achter; Chin Ghee Chng; Xin Guo; Lee Cleveland; Pau-Ling Chen; M. Van Buskirk; R.W. Dutton

Fast and accurate read operation in 1.8-V 2-bit-per-cell virtual-ground flash memories requires techniques to substantially reduce the read margin loss due to the side-leakage current and the complementary-bit disturbance. The read margin loss caused by the combination effect of these two disturbance mechanisms is serious enough to eliminate the read margin window, which is already small when the power supply voltage is about 1.8 V and when a memory cell stores 2 bits. This paper introduces for the first time the sense current recovery technique to counteract the side-leakage current effect and the differential feedback cascoded bitline control technique to minimize the complementary-bit disturbance. A 1.8-V 256-Mb 2-bit-per-cell virtual-ground flash memory employing the two techniques has been integrated using 0.13-/spl mu/m CMOS technology. These two sensing techniques are essential for the memory to achieve 49-ns initial read access and 200-MHz internal burst read access. The die size is 52 mm/sup 2/ and the cell size is 0.121 /spl mu/m/sup 2/.


Archive | 1998

Scheme for page erase and erase verify in a non-volatile memory array

Pau-Ling Chen; Michael S. C. Chung; Shane Hollmer; Vincent Leung; Binh Quang Le; Masaru Yano


Archive | 1998

Erase verify scheme for NAND flash

Shane Hollmer; Chung-You Hu; Binh Quang Le; Pau-Ling Chen; Jonathan Su; Ravi P. Gutala; Colin S. Bill


Archive | 2000

Auto adjusting window placement scheme for an NROM virtual ground array

Shane Hollmer; Pau-Ling Chen


Archive | 2002

Source side sensing scheme for virtual ground read of flash eprom array with adjacent bit precharge

Pau-Ling Chen; Michael A. Van Buskirk; Yu Sun


Archive | 2001

Drain side sensing scheme for virtual ground flash eprom array with adjacent bit charge and hold

Binh Quang Le; Pau-Ling Chen; Michael A. Van Buskirk; Santosh K. Yachareni; Michael S. C. Chung; Kazuhiro Kurihara; Shane Hollmer


Archive | 1998

High-voltage CMOS level shifter

Binh Quang Le; Shoichi Kawamura; Pau-Ling Chen; Shane Hollmer


Archive | 2001

Uniform bitline strapping of a non-volatile memory cell

Mark W. Randolph; Shane Hollmer; Pau-Ling Chen; Richard Fastow


Archive | 2002

Algorithm dynamic reference programming

Binh Quang Le; Pau-Ling Chen


Archive | 2001

Modulated charge pump with uses an analog to digital converter to compensate for supply voltage variations

Binh Quang Le; Pau-Ling Chen

Collaboration


Dive into the Pau-Ling Chen's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Masaru Yano

Advanced Micro Devices

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge