Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Qing-Qing Sun is active.

Publication


Featured researches published by Qing-Qing Sun.


ACS Nano | 2015

Tunable Charge-Trap Memory Based on Few-Layer MoS2

Enze Zhang; Weiyi Wang; Cheng Zhang; Yibo Jin; Guodong Zhu; Qing-Qing Sun; David Wei Zhang; Peng Zhou; Faxian Xiu

Charge-trap memory with high-κ dielectric materials is considered to be a promising candidate for next-generation memory devices. Ultrathin layered two-dimensional (2D) materials like graphene and MoS2 have been receiving much attention because of their fantastic physical properties and potential applications in electronic devices. Here, we report on a dual-gate charge-trap memory device composed of a few-layer MoS2 channel and a three-dimensional (3D) Al2O3/HfO2/Al2O3 charge-trap gate stack. Because of the extraordinary trapping ability of both electrons and holes in HfO2, the MoS2 memory device exhibits an unprecedented memory window exceeding 20 V. Importantly, with a back gate the window size can be effectively tuned from 15.6 to 21 V; the program/erase current ratio can reach up to 10(4), allowing for multibit information storage. Moreover, the device shows a high endurance of hundreds of cycles and a stable retention of ∼ 28% charge loss after 10 years, which is drastically lower than ever reported MoS2 flash memory. The combination of 2D materials with traditional high-κ charge-trap gate stacks opens up an exciting field of nonvolatile memory devices.


Applied Physics Letters | 2012

The mechanism of the asymmetric SET and RESET speed of graphene oxide based flexible resistive switching memories

L. Wang; Wen Yang; Qing-Qing Sun; Peng Zhou; Hong-Liang Lu; Shi-Jin Ding; David Wei Zhang

Oxygen migration is reported as key factors of resistive switching in graphene oxide (GO) based memories by different groups. A flexible nonvolatile resistive switching memory based on GO was fabricated through a spin-coating process. The speed of the SET and RESET operations of the GO memories was found to be significant asymmetric. The RESET speed is in the order of 100 ns under a −5 V voltage while the SET speed is three orders of magnitude slower (100 μs) under a 5 V bias. The behavior of resistive switching speed difference is elucidated by voltage modulated oxygen diffusion barrier change.


Applied Physics Letters | 2011

Optical investigation of reduced graphene oxide by spectroscopic ellipsometry and the band-gap tuning

Yan Shen; Peng Zhou; Qing-Qing Sun; Li Wan; Jinhua Li; L. Y. Chen; David Wei Zhang; Xianbao Wang

Spectroscopic ellipsometry was used to characterize the optical response of few layer reduced graphene oxide and graphene oxide in visible range. Lorentz oscillator model is added to analyze the ellipsometric parameters. The experiment shows the optical response of few layer reduced graphene oxide and monolayer exfoliated graphene in visible range is quite similar with slight difference due to the structure defects. The Lorentz oscillator model gives experimental support to investigate the band-gap tuning through the reduction process in details.


IEEE Electron Device Letters | 2010

Highly Uniform Bipolar Resistive Switching With

Lin Chen; Yan Xu; Qing-Qing Sun; Han Liu; Jingjing Gu; Shi-Jin Ding; David Wei Zhang

The bipolar resistive switching characteristics of atomic-layer-deposited NbAlO-based devices have been investigated for nonvolatile memory applications. With the help of a thin Al2O3 buffer layer, highly uniform and reproducible bipolar resistance switching cycles could be observed. Four typical multilevel operations, with resistances being at 1000, 350, 145, and 75 ¿, respectively, are also successfully demonstrated by varying the current compliance during the set process. The resistance ratios of high-resistance state to low-resistance state are more than 103 within 5000 cycles during the test without any degradation. Moreover, the estimated retention lifetime at room temperature is sufficiently long to fulfill the typical ten-year requirement. Considering its excellent memory switching behavior, a resistance switching device composed of a NbAlO film with a thin Al2O3 buffer layer is a possible candidate to be integrated into future memory processes.


IEEE Transactions on Electron Devices | 2014

\hbox{Al}_{2}\hbox{O}_{3}

Wei Wang; Peng-Fei Wang; Chun-Min Zhang; Xi Lin; Xiao-Yong Liu; Qing-Qing Sun; Peng Zhou; David Wei Zhang

In this brief, a novel U-shape-channel tunneling field-effect transistor (UTFET) with a SiGe source region is investigated by 2-D technology computer aided design simulation. The enlarged tunneling area and enhanced tunneling rate dramatically increase the tunneling current when the device is turned on. Meanwhile, the off-leakage current of UTFET is suppressed because of the extended physical channel length. The on-state tunneling current of UTFET can be further improved by introducing an n+-doped Si delta layer under the source region. The inserted delta layer significantly shortens the band-to-band tunneling path, enlarges tunneling area, and thus enhances the tunneling rate of this device. The average value of the subthreshold swing (SS) of the optimized UTFET is 58 mV/dec when VGS is varied from 0 to 0.46 V. Using the SiGe-source UTFET structure with a delta layer, the merits of low leakage current, high drive current, and ultralow SS can be realized simultaneously.


Scientific Reports | 2015

Buffer Layer in Robust NbAlO-Based RRAM

Wen Yang; Qing-Qing Sun; Yang Geng; Lin Chen; Peng Zhou; Shi-Jin Ding; David Wei Zhang

The integration of ultra-thin gate oxide, especially at sub-10 nm region, is one of the principle problems in MoS2 based transistors. In this work, we demonstrate sub-10 nm uniform deposition of Al2O3 on MoS2 basal plane by applying ultra-low energy remote oxygen plasma pretreatment prior to atomic layer deposition. It is demonstrated that oxygen species in ultra-low energy plasma are physically adsorbed on MoS2 surfaces without making the flakes oxidized, and is capable of benefiting the mobility of MoS2 flake. Based on this method, top-gated MoS2 transistor with ultrathin Al2O3 dielectric is fabricated. With 6.6 nm Al2O3 as gate dielectric, the device shows gate leakage about 0.1 pA/μm2 at 4.5 MV/cm which is much lower than previous reports. Besides, the top-gated device shows great on/off ratio of over 108, subthreshold swing (SS) of 101 mV/dec and a mobility of 28 cm2/Vs. With further investigations and careful optimizations, this method can play an important role in future nanoelectronics.


Science | 2013

Design of U-Shape Channel Tunnel FETs With SiGe Source Regions

Peng-Fei Wang; Xi Lin; Lei Liu; Qing-Qing Sun; Peng Zhou; Xiao-Yong Liu; Wei Liu; Yi Gong; David Wei Zhang

Faster at the Gate Advanced designs will be needed to continue to improve the performance of the main components of high-speed computing, metal-oxide semiconductor field-effect transistors (MOSFETs) and floating-gate (FG) MOSFETs. Wang et al. (p. 640) fabricated a semi-floating gate (SFG) transistor in which a tunneling field-effect transistor couples the positively doped floating gate to the negatively doped drain region. The charge stored on the SFG was used to shift the voltage threshold for switching the transistor, which in turn sped up its operation and lowered the power consumed. These devices were used for ultrahigh-speed memory and in light sensing and imaging. An embedded tunneling field-effect transistor speeds switching by varying the voltage threshold of the main gate electrode. As the semiconductor devices of integrated circuits approach the physical limitations of scaling, alternative transistor and memory designs are needed to achieve improvements in speed, density, and power consumption. We report on a transistor that uses an embedded tunneling field-effect transistor for charging and discharging the semi-floating gate. This transistor operates at low voltages (≤2.0 volts), with a large threshold voltage window of 3.1 volts, and can achieve ultra–high-speed writing operations (on time scales of ~1 nanosecond). A linear dependence of drain current on light intensity was observed when the transistor was exposed to light, so possible applications include image sensing with high density and performance.


Applied Physics Letters | 2008

The Integration of Sub-10 nm Gate Oxide on MoS2 with Ultra Low Leakage and Enhanced Mobility

Qing-Qing Sun; Apurba Laha; Shi-Jin Ding; David Wei Zhang; H. Jörg Osten; A. Fissel

The as-grown single crystalline Gd2O3 thin film on Si(100) substrate suffers from flatband voltage instability and large hysteresis which are possibly due to the intrinsic dangling bonds induced by the existing binding mismatch at the Gd2O3∕Si(100) interface. The instability of flatband voltage and hysteresis of Pt∕Gd2O3∕Si and W∕Gd2O3∕Si structures can be fully eliminated by the introduction of traditional forming gas annealing with proper process optimization. Both optimized metal-oxide-semiconductor structures show negligible hysteresis with the interface state at the magnitude order of 1011∕cm2eV at the midgap of silicon and can be considered for the future of complementary metal oxide semiconductor devices.


Applied Physics Letters | 2014

A Semi-Floating Gate Transistor for Low-Voltage Ultrafast Memory and Sensing Operation

Hong-Liang Lu; Ming Yang; Zhang-Yi Xie; Yang Geng; Yuan Zhang; Pengfei Wang; Qing-Qing Sun; Shi-Jin Ding; David Wei Zhang

Energy band alignment of ZnO/Si heterojunction with thin interlayers Al2O3 and HfO2 grown by atomic layer deposition has been studied using x-ray photoelectron spectroscopy. The valence band offsets of ZnO/Al2O3 and ZnO/HfO2 heterojunctions have been determined to be 0.43 and 0.22 eV, respectively. Accordingly, the band alignment ZnO/Si heterojunction is then modified to be 0.34 and 0.50 eV through inserting a thin Al2O3 and HfO2 layer, respectively. The feasibility to tune the band structure of ZnO/Si heterojunction by selecting a proper interlayer shows great advantage in improving the performance of the ZnO-based optoelectronic devices.


Applied Physics Letters | 2006

Effective passivation of slow interface states at the interface of single crystalline Gd2O3 and Si(100)

Wei Chen; Qing-Qing Sun; Shi-Jin Ding; David Wei Zhang; Li-Kang Wang

The fluorine incorporation into HfO2 with oxygen vacancies has been investigated using first principles calculations. The authors show that atomic fluorine can efficiently passivate the neutral oxygen vacancy with excess energies of 4.98 and 4.39eV for threefold- and fourfold-coordinated oxygen vacancy sites, respectively. The introduction of fluorine elevates the vacancy induced state into conduction band by transferring the neutral vacancy state to positively charged state, and thus removes the gap state which causes trap-assisted tunneling. The HfO2 band gap is not narrowed after fluorine incorporation.

Collaboration


Dive into the Qing-Qing Sun's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge