Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Srinivasan Dasasathyan is active.

Publication


Featured researches published by Srinivasan Dasasathyan.


international symposium on physical design | 2017

Clock-Aware FPGA Placement Contest

Stephen Yang; Chandra Mulpuri; Sainath Reddy; Meghraj Kalase; Srinivasan Dasasathyan; Mehrdad E. Dehkordi; Marvin Tom; Rajat Aggarwal

Modern FPGA device contains complex clocking architecture on top of FPGA logic fabric. To best utilize FPGA clocking architecture, both FPGA designers and EDA tool developers need to understand the clocking architecture and design best methodology/algorithm for various design styles. Clock legalization and clock aware placement become one of the key factors in FPGA design flow. They can greatly influence FPGA design performance and routability. FPGA placement problem can get very difficult with clock legalization constraints. This years contest is a continuous challenge based on last years routability driven placement. Contestants need to design best-in-class clock aware placement approach to excel in the contest.


Archive | 2002

Placement of clock objects under constraints

Srinivasan Dasasathyan; Guenter Stenz; Sudip K. Nag


Archive | 2002

Method for application of network flow techniques under constraints

Jason Helge Anderson; Sudip K. Nag; Guenter Stenz; Srinivasan Dasasathyan


Archive | 2002

Placement of objects with partial shape restriction

Srinivasan Dasasathyan; Guenter Stenz; Sudip K. Nag; Jason Helge Anderson


Archive | 2009

Implementing sub-circuits with predictable behavior within a circuit design

Vishal Suthar; Hasan Arslan; Sridhar Krishnamurthy; Sanjeev Kwatra; Srinivasan Dasasathyan; Rajat Aggarwal; Sudip K. Nag


Archive | 2004

Method, system, and apparatus for incremental design in programmable logic devices using floorplanning

Rajat Aggarwal; Guenter Stenz; Srinivasan Dasasathyan


Archive | 2003

Integrated clock and input output placer

Srinivasan Dasasathyan; Qiang Wang


Archive | 2009

Clock domain partitioning of programmable integrated circuits

Marvin Tom; Srinivasan Dasasathyan


Archive | 2009

Control set constraint driven force directed analytical placer for programmable integrated circuits

Wei Mark Fang; Srinivasan Dasasathyan


Archive | 2004

Method system and apparatus for floorplanning programmable logic designs

Guenter Stenz; Srinivasan Dasasathyan; Rajat Aggarwal; James L. Saunders

Collaboration


Dive into the Srinivasan Dasasathyan's collaboration.

Researchain Logo
Decentralizing Knowledge