Srinivasan Dasasathyan
Xilinx
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Srinivasan Dasasathyan.
international symposium on physical design | 2017
Stephen Yang; Chandra Mulpuri; Sainath Reddy; Meghraj Kalase; Srinivasan Dasasathyan; Mehrdad E. Dehkordi; Marvin Tom; Rajat Aggarwal
Modern FPGA device contains complex clocking architecture on top of FPGA logic fabric. To best utilize FPGA clocking architecture, both FPGA designers and EDA tool developers need to understand the clocking architecture and design best methodology/algorithm for various design styles. Clock legalization and clock aware placement become one of the key factors in FPGA design flow. They can greatly influence FPGA design performance and routability. FPGA placement problem can get very difficult with clock legalization constraints. This years contest is a continuous challenge based on last years routability driven placement. Contestants need to design best-in-class clock aware placement approach to excel in the contest.
Archive | 2002
Srinivasan Dasasathyan; Guenter Stenz; Sudip K. Nag
Archive | 2002
Jason Helge Anderson; Sudip K. Nag; Guenter Stenz; Srinivasan Dasasathyan
Archive | 2002
Srinivasan Dasasathyan; Guenter Stenz; Sudip K. Nag; Jason Helge Anderson
Archive | 2009
Vishal Suthar; Hasan Arslan; Sridhar Krishnamurthy; Sanjeev Kwatra; Srinivasan Dasasathyan; Rajat Aggarwal; Sudip K. Nag
Archive | 2004
Rajat Aggarwal; Guenter Stenz; Srinivasan Dasasathyan
Archive | 2003
Srinivasan Dasasathyan; Qiang Wang
Archive | 2009
Marvin Tom; Srinivasan Dasasathyan
Archive | 2009
Wei Mark Fang; Srinivasan Dasasathyan
Archive | 2004
Guenter Stenz; Srinivasan Dasasathyan; Rajat Aggarwal; James L. Saunders