Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Akihiko Takabatake is active.

Publication


Featured researches published by Akihiko Takabatake.


IEEE Journal of Solid-state Circuits | 1992

A 100-MHz 2-D discrete cosine transform core processor

Shinichi Uramoto; Yasuo Inoue; Akihiko Takabatake; J. Takeda; H. Yamashita; Hideyuki Terane; Masahiko Yoshimoto

A 100-MHz two-dimensional discrete cosine transform (DCT) core processor applicable to the real-time processing of HDTV signals is described. An excellent architecture utilizing a fast DCT algorithm and multiplier accumulators based on distributed arithmetic have contributed to reducing the hardware amount and to enhancing the speed performance. A layout scheme with a column-interleaved memory and a new ROM circuit are introduced for the efficient implementation of memory-based signal processing circuits. Furthermore, mean values of errors generated in the core were minimized to enhance the computational accuracy with the word-length constraints. Consequently, it features the fastest operating speed and the smallest area with sufficient accuracy to satisfy the specifications in CCITT recommendation H.261. The core integrates about 102 K transistors and occupies 21 mm/sup 2/ using 0.8- mu m double-metal CMOS technology. >


Archive | 1993

Motion vector detecting device for compensating for movements in a motion picture

Shinichi Uramoto; Mitsuyoshi Suzuki; Akihiko Takabatake


Archive | 1996

Moving picture decoding circuit

Shinichi Uramoto; Akihiko Takabatake


Archive | 1997

Image decompressing apparatus with efficient image data transfer

Akihiko Takabatake; Shinichi Uramoto; Takashi Hashimoto


Archive | 2000

Picture decoding and display unit including a memory having reduce storage capacity for storing pixel data

Akihiko Takabatake; Shinichi Uramoto


Archive | 1993

Phase clocked latch having both parallel and shunt connected switches for transmission gates

Akihiko Takabatake; Shinichi Uramoto; Shinichi Nakagawa


Archive | 1999

Image decoding and display device

Akihiko Takabatake; Ryohei Ohkawahara


IEICE Transactions on Electronics | 1995

An MPEG2 Video Decoder LSI with Hierarchical Control Mechanism

Shinichi Uramoto; Akihiko Takabatake; Takashi Hashimoto; Jun Takeda; Gen-ichi Tanaka; Tsuyoshi Yamada; Yukio Kodama; Atsushi Maeda; Toshiaki Shimada; Shunichi Sekiguchi; Tokumichi Murakami; Masahiko Yoshimoto


Archive | 1993

Decoder und Decodierungsverfahren für Codes variabler Länge

Shinichi Uramoto; Akihiko Takabatake


Archive | 1993

Solid state shift register latch circuit - has master-slave latch circuit which receive signals from control signal generator consisting of four series inverters producing alternate positive and negative logic phases of input clock

Akihiko Takabatake; Shinichi Uramoto; Shinichi Nakagawa

Collaboration


Dive into the Akihiko Takabatake's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge