Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Carl Anthony Monzel is active.

Publication


Featured researches published by Carl Anthony Monzel.


international symposium on quality electronic design | 2005

A high-performance SRAM technology with reduced chip-level routing congestion for SoC

Ruggero Castagnetti; Ramnath Venkatraman; Brandon R. Bartz; Carl Anthony Monzel; T. Briscoe; Andres Teene; Subramanian Ramesh

High-density and high-performance single-port and dual-port SRAM increasingly occupy the majority of the chip area in deep submicron (DSM) system-on-chip (SoC) designs. A complex SoC design may include 10 Mb or more of embedded SRAM and use up to a few hundred individual memory instances with various sizes and configurations. We have previously reported on the need for high-density and high-performance SRAM with good yieldability and manufacturability and our results on 6T-SRAM bitcells in 180 nm and 130 nm generation standard CMOS processes (see Kong, W. et al., 2001; Duan, F. et al., 2003). We have described how these SRAM bitcells are robust by design even while aggressively driving density and performance. We extend the discussion on embedded SRAM bitcell robustness and ease of manufacture to include memory and chip-level considerations, such as memory performance and routing congestion. We present our results on the advantages of using metal 2 bitline bitcells in terms of memory performance, and we highlight the advantages of providing unrestricted, or only partially restricted, routing over memory capability to chip-level routing metallization for minimizing chip-level routing congestion and, hence, improve overall chip area utilization, i.e. chip-level effective density.


Archive | 2011

Integrated circuit cell architecture configurable for memory or logic elements

Ramnath Venkatraman; Carl Anthony Monzel; Subramanian Ramesh


Archive | 2005

Basic cell architecture for structured application-specific integrated circuits

Ramnath Venkatraman; Michael N. Dillon; David A. Gardner; Carl Anthony Monzel; Subramanian Ramesh; Robert C. Armstrong; Gary Scott Delp; Scott Allen Peterson


Archive | 2002

SRAM process monitor cell

Carl Anthony Monzel; Brandon R. Bartz


Archive | 2002

Twisted bitlines to reduce coupling effects (dual port memories)

Sudeep A. Pomar; Carl Anthony Monzel


Archive | 2002

Memory I/O buffer using shared read/write circuitry

Carl Anthony Monzel


Archive | 2012

Basic Cell Architecture For Structured ASICs

Ramnath Venkatraman; Michael N. Dillon; David A. Gardner; Carl Anthony Monzel; Subramanian Ramesh; Robert C. Armstrong; Gary Scott Delp; Scott Allen Peterson


Archive | 2003

Reconfigurable memory architecture

Carl Anthony Monzel; Michael N. Dillon; Bret Alan Oeltjen


Archive | 2003

Programmable self time circuitry for memories

Carl Anthony Monzel


Archive | 2003

RE-CONFIGURABLE CONTENT ADDRESSABLE/DUAL PORT MEMORY

Carl Anthony Monzel

Collaboration


Dive into the Carl Anthony Monzel's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge