Dimitris Pantelakis
SanDisk
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Dimitris Pantelakis.
IEEE Journal of Solid-state Circuits | 2009
Raul-Adrian Cernea; Long Pham; Farookh Moogat; Siu Chan; Binh Le; Yan Li; Shouchang Tsao; Tai-Yuan Tseng; Khanh Nguyen; Jason Li; Jayson Hu; Jong Hak Yuh; Cynthia Hsu; Fanglin Zhang; Teruhiko Kamei; Hiroaki Nasu; Phil Kliza; Khin Htoo; Jeffrey W. Lutze; Yingda Dong; Masaaki Higashitani; Junnhui Yang; Hung-Szu Lin; Vamshi Sakhamuri; Alan Li; Feng Pan; Sridhar Yadala; Subodh Taigor; Kishan Pradhan; James Lan
A 16 Gb 4-state MLC NAND flash memory augments the sustained program throughput to 34 MB/s by fully exercising all the available cells along a selected word line and by using additional performance enhancement modes. The same chip operating as an 8 Gb SLC device guarantees over 60 MB/s programming throughput. The newly introduced all bit line (ABL) architecture has multiple advantages when higher performance is targeted and it was made possible by adopting the ldquocurrent sensingrdquo (as opposed to the mainstream ldquovoltage sensingrdquo) technique. The general chip architecture is presented in contrast to a state of the art conventional circuit and a double size data buffer is found to be necessary for the maximum parallelism attained. Further conceptual changes designed to counterbalance the area increase are presented, hierarchical column architecture being of foremost importance. Optimization of other circuits, such as the charge pump, is another example. Fast data access rate is essential, and ways of boosting it are described, including a new redundancy scheme. ABL contribution to energy saving is also acknowledged.
international solid-state circuits conference | 2008
Raul-Adrian Cernea; Long Pham; Farookh Moogat; Siu Chan; Binh Le; Yan Li; Shouchang Tsao; Tai-Yuan Tseng; Khanh Nguyen; Jason Li; J. Hu; Jong Park; Cynthia Hsu; Fanglin Zhang; Teruhiko Kamei; Hiroaki Nasu; Phil Kliza; Khin Htoo; Jeffrey W. Lutze; Yingda Dong; Masaaki Higashitani; Junhui Yang; Hung-Szu Lin; Vamshi Sakhamuri; A. Li; Feng Pan; Sridhar Yadala; Subodh Taigor; Kishan Pradhan; James Lan
In the diverse world of NAND flash applications, higher storage capacity is not the only imperative. Increasingly, performance is a differentiating factor and is also a way of creating new markets or expanding existing markets. While conventional memory uses, for actual operations, every other cell along a selected word line (WL) (Takeuchi, 2006), this design simultaneously exercises them all. A performance improvement of at least 100% is derived from this all-bitline (ABL) architecture relative to conventional chips. Additional techniques push performance to even higher levels.
international solid-state circuits conference | 2009
Yan Li; Seungpil Lee; Yupin Fong; Feng Pan; Tien-Chien Kuo; Jongmin Park; Tapan Samaddar; Hao Thai Nguyen; Man L. Mui; Khin Htoo; Teruhiko Kamei; Masaaki Higashitani; Emilio Yero; Gyuwan Kwon; Phil Kliza; Jun Wan; Tetsuya Kaneko; Hiroshi Maejima; Hitoshi Shiga; Makoto Hamada; Norihiro Fujita; Kazunori Kanebako; Eugene Tam; Anne Koh; Iris Lu; Calvin Chia-Hong Kuo; Trung Pham; Jonathan Huynh; Qui Nguyen; Hardwell Chibvongodze
Archive | 2014
Manuel Antonio d'Abreu; Stephen Skala; Dimitris Pantelakis; Radhakrishnan Nair; Deepak Pancholi
Archive | 2013
Manuel Antonio d'Abreu; Dimitris Pantelakis; Stephen Skala
Archive | 2012
Manuel Antonio d'Abreu; Dimitris Pantelakis; Stephen Skala
Archive | 2013
Manuel Antonio d'Abreu; Dimitris Pantelakis; Stephen Skala
Archive | 2013
Manuel Antonio d'Abreu; Dimitris Pantelakis; Stephen Skala
Archive | 2013
Manuel Antonio d'Abreu; Dimitris Pantelakis
Archive | 2014
Manuel Antonio d'Abreu; Dimitris Pantelakis