Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Dwain Alan Hicks is active.

Publication


Featured researches published by Dwain Alan Hicks.


international conference on computer design | 1989

IBM second-generation RISC machine organization

H. B. Bakoglu; Gregory F. Grohoski; Larry Edward Thatcher; James Allan Kahle; Charles Roberts Moore; David P. Tuttle; Warren E. Maule; William Rudolph Hardell; Dwain Alan Hicks; Myhong Nguyenphu; Robert K. Montoye; W. T. Glover; Sudhir Dhawan

A highly concurrent second-generation RISC (reduced-instruction-set computer) that combines a powerful RISC architecture with sophisticated hardware design techniques to achieve a short cycle time and a low cycles-per-instruction (CPI) ratio is described. Like earlier RISC processors, this design uses a register-oriented instruction set, the CPU is hardwired rather than microcoded, and it features a pipelined implementation. Unlike earlier RISC processors, however, several advanced architectural and implementation features are used, including separate instruction and data caches, zero-cycle branches, multiple-instruction dispatch, and simultaneous execution of fixed- and floating-point instructions. The CPU has a four-word data bus to main memory, a four-word instruction-fetch bus from the I-cache arrays, and a two-word data bus between the D-cache and floating-point unit. The CPU has a full 64-b floating-point engine, and thirty-two 64-b floating point registers in addition to thirty-two 32-b fixed-point registers. In a single cycle, four instructions can be executed simultaneously.<<ETX>>


Archive | 1994

Hierarchical cache arrangement wherein the replacement of an LRU entry in a second level cache is prevented when the cache entry is the only inclusive entry in the first level cache

Hoichi Cheong; Dwain Alan Hicks; Kimming So


Archive | 1993

Multiprocessor system with shared cache and data input/output circuitry for transferring data amount greater than system bus capacity

Michael Thomas Dibrino; Dwain Alan Hicks; George McNeil Lattimore; Kimming So; Hanaa Youssef


Archive | 1995

System and method for selectively controlling fetching and prefetching of data to a processor

Dwain Alan Hicks; Michael John Mayfield; David Scott Ray; Shih-Hsiung Stephen Tung


Ibm Journal of Research and Development | 1994

The POWER2 performance monitor

Edward Hugh Welbon; Christopher C. Chan-Nui; David Shippy; Dwain Alan Hicks


Archive | 1997

Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchy

Dwain Alan Hicks; Peichun Peter Liu; Michael John Mayfield; Rajinder Paul Singh


Archive | 1996

Shared L2 support for inclusion property in split L1 data and instruction caches

Hoichi Cheong; Dwain Alan Hicks; Kimming So


Archive | 2004

Systems and methods for executing load instructions that avoid order violations

Brian D. Barrick; Kimberly Marie Fernsler; Dwain Alan Hicks; Takeki Osanai; David Scott Ray


Archive | 1995

Method and apparatus for indicating uncorrectable data errors

Dwain Alan Hicks; Avery Cox Topps


Archive | 1998

Integrated cache buffers

Peichun Peter Liu; Rajinder Paul Singh; Shih-Hsiung Stephen Tung; Dwain Alan Hicks; Kin Shing Chan

Researchain Logo
Decentralizing Knowledge