Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where George McNeil Lattimore is active.

Publication


Featured researches published by George McNeil Lattimore.


memory technology design and testing | 1995

A 2 cycle 1 Mbit 4 way set associative 4 way interleave multi-processor L2 directory with array access/cycle 2.5 nsec

George McNeil Lattimore; Manoj Kumar; Joseph Michael Poplawski

An experimental 2-cycle, 1-Mbit, 4-way set-associative, 4-way interleave, multiprocessor L2 directory with array access and cycle time equal to 2.5 ns is described. The directory function has three components: (1) address transmission and arbitration around a 17.3/spl times/17.3 chip (/spl sim/1/2 cycle), (2) directory array access (1 full cycle), and (3) tag compare (/spl sim/1/2 cycle). The directory array access design uses a combination of self-resetting and synchronous techniques that allow the array access to span 2 clock cycles even though the array can be pipelined at a single cycle frequency. The combination of synchronous techniques with self-resetting circuits allows the array cycle time to functionally change with the machine cycle time, yielding a greater sense-amplifier margin at longer cycles while maintaining the pipelining benefits of self-resetting circuitry. The process that the design is based upon is a 0.5-micron technology with a 0.25-micron effective gate length and 5 layers of metal. The SRAM cell size is 4.6/spl times/7.2 microns/sup 2/, a full 6-transistor cell with a single layer of poly, and a local area interconnect using a damascene tungsten process. The total directory area is 4 interleaves/spl times/5.6 mm/spl times/5.3 mm = 118.7 mm/sup 2/.


Archive | 1999

Circuit driver on SOI for merged logic and memory circuits

George McNeil Lattimore; Donald George Mikan; Binta Minesh Patel; Gus Wai-Yan Yeung


Archive | 1993

Multiprocessor system with shared cache and data input/output circuitry for transferring data amount greater than system bus capacity

Michael Thomas Dibrino; Dwain Alan Hicks; George McNeil Lattimore; Kimming So; Hanaa Youssef


Archive | 1999

Sensing circuit for a memory cell array

George McNeil Lattimore; Gus Wai-Yan Yeung


Archive | 1998

Selectable differential or single-ended mode bus

George McNeil Lattimore; Robert J. Reese; Gus Wai-Yan Yeung


Archive | 1999

Apparatus for unaligned cache reads and methods therefor

Terry Lee Leasure; George McNeil Lattimore; Robert Anthony Ross; Gus Wai-Yan Yeung


Archive | 1997

Creating inversions in ripple domino logic

Michael Kevin Ciraula; George McNeil Lattimore; Robert Paul Masleid; Donald George Mikan


Archive | 1997

Memory system having a vertical bitline topology and method therefor

George McNeil Lattimore; Robert Anthony Ross


Archive | 1995

Reset generation circuit to reset self resetting CMOS circuits

Manoj Kumar; George McNeil Lattimore; Joseph Michael Poplawski


Archive | 1996

Data processing system having memory sub-array redundancy and method therefor

George McNeil Lattimore; Robert Paul Masleid; John Stephen Muhich

Researchain Logo
Decentralizing Knowledge