Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Fabrice Jean Verplanken is active.

Publication


Featured researches published by Fabrice Jean Verplanken.


high performance interconnects | 2012

Rx Stack Accelerator for 10 GbE Integrated NIC

Francois Abel; Christoph Hagleitner; Fabrice Jean Verplanken

The miniaturization of CMOS technology has reached a scale at which server processors are starting to integrate multi-gigabit network interface controllers (NIC). While transistors are becoming cheap and abundant in solid-state circuits, they remain at a premium on a processor die if they do not contribute to increase the number of cores and caches. Therefore, an integrated NIC (iNIC) must provide high networking performance under high logic density and low power dissipation. This paper describes the design of an integrated accelerator to offload computation-intensive protocol-processing tasks. The accelerator combines the concepts of the transport-triggered architecture with a programmable finite-state machine to deliver high instruction-level parallelism, efficient multiway branching and flexibility. The flexibility is key to adapt to protocol changes and address new applications. This accelerator was used in the construction of a 10 GbE iNIC in 45-nm CMOS technology. The ratio of performance (15 Mfps - 20 Gb/s Tput per port) to area (0.7 mm2) and the power consumption (0.15 W) of this accelerator were core enablers for constructing a processor compute complex with four iNICs.


Archive | 2001

Network switch using network processor and methods

James J. Allen; Brian Mitchell Bass; Jean Calvignac; Santosh P. Gaur; Marco C. Heddes; Michael Steven Siegel; Fabrice Jean Verplanken


Archive | 2000

Method and system for managing congestion in a network

Peter Irma August Barri; Brian Mitchell Bass; Jean Calvignac; Ivan Oscar Clemminck; Marco C. Heddes; Clark Debs Jeffries; Michael Steven Siegel; Fabrice Jean Verplanken; Miroslav Vrana


Archive | 1999

Network processor, memory organization and methods

Brian Mitchell Bass; Jean Calvignac; Marco C. Heddes; Piyush C. Patel; Juan Guillermo Revilla; Michael Steven Siegel; Fabrice Jean Verplanken


Archive | 2003

Full match (FM) search algorithm implementation for a network processor

Brian Mitchell Bass; Jean Calvignac; Marco C. Heddes; Antonios Maragkos; Piyush C. Patel; Michael Steven Siegel; Fabrice Jean Verplanken


Archive | 1995

Dynamic fair queuing to support best effort traffic in an ATM network

Jean Calvignac; Daniel Orsatti; Fabrice Jean Verplanken


Archive | 2005

Network communications for operating system partitions

Claude Basso; Jean Calvignac; Chih-Jen Chang; Philippe Damon; Ronald Edward Fuhs; Natarajan Vaidhyanathan; Fabrice Jean Verplanken; Colin Beaton Verrilli; Scott Michael Willenborg; Kyle A. Lucke; Harvey Gene Kiel


Archive | 1995

Hop-by-hop flow control in an ATM network

Claude Basso; Jean Calvignac; Daniel Orsatti; Fabrice Jean Verplanken


Archive | 1999

Network processor interface for building scalable switching systems

James J. Allen; Brian Mitchell Bass; Jean Calvignac; Santosh P. Gaur; Marco C. Heddes; Michael Steven Siegel; Fabrice Jean Verplanken


Archive | 1995

Method and system for in-site and on-line reprogramming of hardware logics with remote loading in a network device

Jeane-Paul Aldebert; Claude Basso; Jean Calvignac; Paul Chemla; Daniel Orsatti; Fabrice Jean Verplanken; Jean-Claude Zunino

Collaboration


Dive into the Fabrice Jean Verplanken's collaboration.

Researchain Logo
Decentralizing Knowledge