Jae-gon Lee
Samsung
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Jae-gon Lee.
great lakes symposium on vlsi | 2014
Tuck-Boon Chan; Kwangsoo Han; Andrew B. Kahng; Jae-gon Lee; Siddhartha Nath
The clock trees of high-performance synchronous circuits have many clock logic cells (e.g., clock gating cells, multiplexers and dividers) in order to achieve aggressive clock gating and required performance across a wide range of operating modes and conditions. As a result, clock tree structures have become very complex and difficult to optimize with automatic clock tree synthesis (CTS) tools. In advanced process nodes, CTS becomes even more challenging due to on-chip variation (OCV) effects. In this paper, we present a new CTS methodology that optimizes clock logic cell placements and buffer insertions in the top level of a clock tree. We formulate the top-level clock tree optimization problem as a linear program that minimizes a weighted sum of timing slacks, clock uncertainty and wirelength. Experimental results in a commercial 28nm FDSOI technology show that our method can improve post-CTS worst negative slack across all modes/corners by up to 320ps compared to a leading commercial providers CTS flow.
Archive | 2011
Hyunsun Ahn; Jae-gon Lee
Archive | 2011
Jae-gon Lee; Hyunsun Ahn
Archive | 2013
Jae-gon Lee; Taek-kyun Shin; Sang-Jung Jeon; Jin-Sub Choi
Archive | 2014
Eun-kyoung Kyonggi Kwon; Hee-Soo Kang; Han-Gu Kim; Woo-Jin Seo; Ki-Tae Lee; Jae-gon Lee; Chan-Hee Jeon
Archive | 2016
Jin-Ook Song; Jae-gon Lee
Archive | 2016
Youn-Sik Choi; Jin-Ook Song; Ho-Yeon Jeon; Jae-gon Lee
Archive | 2015
Youn-Sik Choi; Jin-Ook Song; Ho-Yeon Jeon; Jae-gon Lee
Archive | 2015
Jin-Ook Song; Jae-gon Lee
Archive | 2015
Youn-Sik Choi; Jin-Ook Song; Ho-Yeon Jeon; Jae-gon Lee