Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Jin-hyung Cho is active.

Publication


Featured researches published by Jin-hyung Cho.


IEEE Journal of Solid-state Circuits | 2006

A 512-mb DDR3 SDRAM prototype with C/sub IO/ minimization and self-calibration techniques

Churoo Park; Hoe-ju Chung; Yun-Sang Lee; Jae-Kwan Kim; Jae-Jun Lee; Moo-Sung Chae; Dae-Hee Jung; Sung-Ho Choi; Seung-young Seo; Taek-Seon Park; Jun-Ho Shin; Jin-hyung Cho; Seunghoon Lee; Ki-whan Song; Kyu-hyoun Kim; Jung-Bae Lee; Chang-Hyun Kim; Soo-In Cho

A 1.5-V 512-Mb DDR3 Synchronous DRAM prototype was designed and fabricated in 80-nm technology. Critical to the signal integrity in DDR3 point-to-2points (P22P) interfacing is an efficient calibration scheme and C IO minimization, which were achieved by on-die-termination (ODT)-merged output drivers, SCR type ESD protection, and self-calibration scheme. The hybrid latency control scheme can turn the DLL off in standby mode, reducing power consumption. User-friendly functions such as temperature read-out from on-chip sensor and per-bank-refresh were also implemented.


symposium on vlsi circuits | 2005

A 512 Mbit, 1.6 Gbps/pin DDR3 SDRAM prototype with C/sub 10/ minimization and self-calibration techniques

Churoo Park; Hoe-ju Chung; Yun-Sang Lee; Jae-Kwan Kim; Jae-Jun Lee; Moo-Sung Chae; Dae-Hee Jung; Sung-Ho Choi; Seung-young Seo; Taek-Seon Park; Jun-Ho Shin; Jin-hyung Cho; Seung-Hoon Lee; Kyu-hyoun Kim; Jung-Bae Lee; Chang-Hyun Kim; Soo-In Cho

A 1.5 V, 512 Mbit DDR3 synchronous DRAM prototype with 1.6 Gbps/pin was designed in 80nm technology. Output drivers are merged with ODT and are armed with SCR type ESD protection, rendering C/sub 10/ minimization for the enhanced signal integrity in point-to-2points interfacing. Hybrid latency control scheme is proposed to achieve higher bandwidth as well as to efficiently turn DLL on and off. Temperature readout and per-bank-refresh is also implemented.


Archive | 2006

Semiconductor memory device having local data line pair with delayed precharge voltage application point

Hi-choon Lee; Jin-hyung Cho


Archive | 2008

On-die termination circuit, method of controlling the same, and ODT synchronous buffer

Dong-Jin Lee; Jin-hyung Cho


Archive | 2005

Method and device for controlling internal power voltage, and semiconductor memory device having the same

Jin-hyung Cho


Archive | 2003

Input/output buffer having reduced skew and methods of operation

Byong-mo Moon; Jin-hyung Cho


Archive | 2016

METHOD AND APPARATUS FOR VISUALIZING MUSIC INFORMATION

Hae-Ree Na; Ji-Hee Yoon; Jin-hyung Cho; Ja-Kyoung Lee; Hye-Eun Lee


Archive | 2007

Semiconductor device generating a test voltage for a wafer burn-in test and method thereof

Jin-hyung Cho; Hi-choon Lee


symposium on vlsi circuits | 2006

A 512-Mb DDR3 SDRAM prototype with CIO minimization and self-calibration techniques

Churoo Park; Hoe-ju Chung; Yun-Sang Lee; Jae-Kwan Kim; Jae-Jun Lee; Moo-Sung Chae; Dae-Hee Jung; Sung-Ho Choi; Seung-young Seo; Taek-Seon Park; Jun-Ho Shin; Jin-hyung Cho; Seunghoon Lee; Ki-whan Song; Kyu-hyoun Kim; Jung-Bae Lee; Chang-Hyun Kim; Soo-In Cho


Archive | 2005

Halbleiterspeicherbauelement mit Datenleitungspaaren The semiconductor memory device with data line pairs

Jin-hyung Cho; Hi-choon Lee

Collaboration


Dive into the Jin-hyung Cho's collaboration.

Researchain Logo
Decentralizing Knowledge