John H. Quigley
Motorola
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by John H. Quigley.
international conference on asic | 1993
John H. Quigley; James S. Caravella; W.J. Neil
A reduced voltage swing CMOS interface for differential and single-ended signaling is presented. Differential 400-MHz transmitter/receiver operation with a 5-V supply and 300-MHz operation with a 3.3-V supply are both shown. Results showing PECL (positive ECL) compatibility are also presented.<<ETX>>
international conference on asic | 1993
James S. Caravella; John H. Quigley
A CMOS interface circuit from three to five volts is presented in which DC power consumption is defined by a single transistors OFF leakage current. The interface design provides signal level translation while minimizing propagation delay and power dissipation. Typical propagation delays are on the order of 1.5 ns, with DC power dissipation less than 1 pW. The primary application of the interface is mixed voltage gate arrays with a 3.3-V core and 5.0-V I/Os.<<ETX>>
international conference on asic | 1995
James S. Caravella; D.F. Mietus; John H. Quigley
This paper describes the means for IDDQ (quiescent supply current) testing of digital and mixed signal systems that contain analog circuits. A simple comparator design is presented that has been modified to be IDDQ test compatible. A by product of IDDQ test compatibility is a standby state that allows for a significant reduction in the IDDQ of the circuit, and an output data retention capability.
Archive | 1995
John H. Quigley; Jeremy C. Smith; Percy V. Gilbert; Shih Wei Sun
Archive | 1997
John H. Quigley; David A. Newman
Archive | 1996
Ben Gilsdorf; Gary W. Hoshizaki; John H. Quigley
Archive | 1995
John H. Quigley; David F. Mietus
Archive | 2001
John H. Quigley
Archive | 1998
John H. Quigley
Archive | 1992
John H. Quigley; James S. Caravella