Jose Luis Ceballos
Infineon Technologies
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Jose Luis Ceballos.
international symposium on circuits and systems | 2013
Jose Luis Ceballos; Christian Reindl
A converter macro is presented. It has been used as part of a current-to-digital converter and as part of the voltage measurement unit for battery charge control. It uses a split decimation filter, which improves the resulting SNR when system level chopping is performed. Fabricated in a 130nm CMOS process it consumes only 30μA/24μA (with or w/o reference buffer) from a 1.35V source. Specially tailored to be connected to low impedance sources, it accepts small input signals with a linear range (-3dBFS) in the order of 100mVpeak. It has an SNDR > 97dB @ -3dBFS in a 1Hz BW, a low-frequency CMRR > 100dB due to double sampling, and a low-frequency PSR > 80dBFS for a 20mVpeak supply disturbance (operating at maximum input level). The chopping results in an average offset in the order of 200nV.
Archive | 2014
Michael Kropfitsch; Jose Luis Ceballos
Archive | 2011
Michael Kropfitsch; Jose Luis Ceballos
Archive | 2012
Michael Kropfitsch; Jose Luis Ceballos
Archive | 2007
Jose Luis Ceballos
Archive | 2013
Jose Luis Ceballos; Christian Reindl; Jonathan Paca
Archive | 2011
Michael Kropfitsch; Jose Luis Ceballos
Archive | 2007
Jose Luis Ceballos; Michael Kropfitsch
Archive | 2014
Jose Luis Ceballos
Archive | 2009
Jose Luis Ceballos; Andreas Bertl