Markus Seuring
Advanced Micro Devices
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Markus Seuring.
ACM Transactions on Design Automation of Electronic Systems | 2003
Adit D. Singh; Markus Seuring; Michael Gössel; Egor Sogomonyan
Built-in self-test (BIST) is an attractive design-for-test methodology for core-based SoC design because of the minimal need for test access when tests are generated and evaluated within the core itself. However, the scan based logic BIST approach being widely considered for this application suffers from two significant weaknesses: slow test-per-scan execution, and a limited capability for detecting realistic timing and delay faults, critical in deep submicron technologies. The new multimode scan based approach presented here supports test-per-clock BIST, which runs orders of magnitude faster, and also provides significantly better delay fault coverage.
Journal of Electronic Testing | 2006
Markus Seuring
For digital chips containing functional logic and embedded memories, these are usually tested separately: Scan test is used for testing functional logic; Memory Built-in Self Test (MBIST) is run for embedded memories. A new approach is proposed to exercise scan test and MBIST in parallel in order to reduce production test time and improve stress tests. It requires only small additional logic and allows to simultaneously run both test modes. In general, the approach can be used to control simultaneously scan test and any Built-in Self Test (BIST) providing a simple pass/fail result.
Archive | 2004
Markus Seuring
Archive | 2006
Siegfried Kay Hesse; Markus Seuring; Thomas Herrmann
Archive | 2007
Markus Seuring
Archive | 2007
Markus Seuring
Archive | 2005
Markus Seuring
Archive | 2010
Markus Seuring; Kay Hesse; Kai Eichhorn
Archive | 2009
Kai Eichhorn; Kay Hesse; Markus Seuring
Archive | 2008
Markus Seuring