Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Markus Seuring is active.

Publication


Featured researches published by Markus Seuring.


ACM Transactions on Design Automation of Electronic Systems | 2003

Multimode scan: Test per clock BIST for IP cores

Adit D. Singh; Markus Seuring; Michael Gössel; Egor Sogomonyan

Built-in self-test (BIST) is an attractive design-for-test methodology for core-based SoC design because of the minimal need for test access when tests are generated and evaluated within the core itself. However, the scan based logic BIST approach being widely considered for this application suffers from two significant weaknesses: slow test-per-scan execution, and a limited capability for detecting realistic timing and delay faults, critical in deep submicron technologies. The new multimode scan based approach presented here supports test-per-clock BIST, which runs orders of magnitude faster, and also provides significantly better delay fault coverage.


Journal of Electronic Testing | 2006

Combining Scan Test and Built-in Self Test

Markus Seuring

For digital chips containing functional logic and embedded memories, these are usually tested separately: Scan test is used for testing functional logic; Memory Built-in Self Test (MBIST) is run for embedded memories. A new approach is proposed to exercise scan test and MBIST in parallel in order to reduce production test time and improve stress tests. It requires only small additional logic and allows to simultaneously run both test modes. In general, the approach can be used to control simultaneously scan test and any Built-in Self Test (BIST) providing a simple pass/fail result.


Archive | 2004

Technique for combining scan test and memory built-in self test

Markus Seuring


Archive | 2006

Test algorithm selection in memory built-in self test controller

Siegfried Kay Hesse; Markus Seuring; Thomas Herrmann


Archive | 2007

Multicore chip test

Markus Seuring


Archive | 2007

Storing multicore chip test data

Markus Seuring


Archive | 2005

Technik zum Kombinieren eines Abtasttests und eines eingebauten Speicherselbsttests

Markus Seuring


Archive | 2010

Beschleunigte Bitkartenerzeugung bei der eingebauten Speicherselbstprüfung durch Verriegeln eines N-ten Fehlers

Markus Seuring; Kay Hesse; Kai Eichhorn


Archive | 2009

Beschleunigte Bitkartenerzeugung bei der eingebauten Speicherselbstprüfung durch Verriegeln eines N-ten Fehlers Accelerated Bitkartenerzeugung in the built-in memory self-test by locking an Nth error

Kai Eichhorn; Kay Hesse; Markus Seuring


Archive | 2008

Speichern von Mehrkern-Chiptestdaten

Markus Seuring

Collaboration


Dive into the Markus Seuring's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Kay Hesse

Advanced Micro Devices

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Egor Sogomonyan

Russian Academy of Sciences

View shared research outputs
Researchain Logo
Decentralizing Knowledge