Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Myhong Nguyenphu is active.

Publication


Featured researches published by Myhong Nguyenphu.


international conference on computer design | 1989

IBM second-generation RISC machine organization

H. B. Bakoglu; Gregory F. Grohoski; Larry Edward Thatcher; James Allan Kahle; Charles Roberts Moore; David P. Tuttle; Warren E. Maule; William Rudolph Hardell; Dwain Alan Hicks; Myhong Nguyenphu; Robert K. Montoye; W. T. Glover; Sudhir Dhawan

A highly concurrent second-generation RISC (reduced-instruction-set computer) that combines a powerful RISC architecture with sophisticated hardware design techniques to achieve a short cycle time and a low cycles-per-instruction (CPI) ratio is described. Like earlier RISC processors, this design uses a register-oriented instruction set, the CPU is hardwired rather than microcoded, and it features a pipelined implementation. Unlike earlier RISC processors, however, several advanced architectural and implementation features are used, including separate instruction and data caches, zero-cycle branches, multiple-instruction dispatch, and simultaneous execution of fixed- and floating-point instructions. The CPU has a four-word data bus to main memory, a four-word instruction-fetch bus from the I-cache arrays, and a two-word data bus between the D-cache and floating-point unit. The CPU has a full 64-b floating-point engine, and thirty-two 64-b floating point registers in addition to thirty-two 32-b fixed-point registers. In a single cycle, four instructions can be executed simultaneously.<<ETX>>


Archive | 1990

Floating point arithmetic two cycle data flow

Daniel Cocanougher; Robert K. Montoye; Myhong Nguyenphu; Stephen Larry Runyon


Archive | 1989

Tightly coupled multiprocessor instruction synchronization

Gregory F. Grohoski; James Allan Kahle; Myhong Nguyenphu; David Scott Ray


Archive | 1989

Data processing system with instruction queue having tags indicating outstanding data status

Troy Neal Hicks; Myhong Nguyenphu


Archive | 1989

Multiprocessing system for performing floating point arithmetic operations

Myhong Nguyenphu; Larry Edward Thatcher


Archive | 1990

Data processing system with instruction tag apparatus

Troy Neal Hicks; Myhong Nguyenphu


Archive | 1989

Apparatus for performing floating point arithmetic operations

Daniel Cocanougher; Robert K. Montoye; Myhong Nguyenphu; Stephen Larry Runyon


Archive | 1990

Datenverarbeitungssystem mit Vorrichtung zur Befehlskennzeichnung.

Troy Neal Hicks; Myhong Nguyenphu


Archive | 1990

Datenverarbeitungssystem mit Vorrichtung zur Befehlskennzeichnung. Data processing system comprising means for command identification.

Troy Neal Hicks; Myhong Nguyenphu


Archive | 1990

Datenverarbeitungssystem mit Vorrichtung zur Befehlskennzeichnung. Data processing system having means for marking command.

Troy Neal Hicks; Myhong Nguyenphu

Researchain Logo
Decentralizing Knowledge