Piotr Katarzyński
Poznań University of Technology
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Piotr Katarzyński.
International Journal of Circuit Theory and Applications | 2012
Andrzej Handkiewicz; Piotr Katarzyński; Szymon Szczȩsny; Jaroslaw Wencel; Paweł Śniatała
The paper presents an algorithmic approach to a low-sensitivity design strategy for analog filter pairs based on a gyrator–capacitor prototype circuit. The general structure of the prototype circuit is proposed. It assumed that the generic structure of the prototype circuit can evolve, with the use of additional gyrators, into a circuit with increased redundancy. It is shown that symbolic analysis of the prototype circuit, used to formulate a set of nonlinear algebraic equations, is necessary to achieve a sufficiently high algorithm operation speed. To find a solution to this specific system of nonlinear algebraic equations, different numerical methods are compared. The modified Hooke and Jeeves algorithm is found to be the most effective. The elaborated algorithms and programs are illustrated with the seventh-order filter pair example. The obtained filter is better than the filter obtained using LC ladder structures with respect to chip area and power consumption, and these improvements are obtained without loss of sensitivity properties. Copyright
Expert Systems With Applications | 2015
Andrzej Handkiewicz; Szymon Szczesny; Mariusz Naumowicz; Piotr Katarzyński; Michał Melosik; Pawel Sniatala; Marek Kropidłowski
The paper presents automatic layout generation of analog current mode circuits.Chip area, power consumption and speed operation is controlled.An experimental chip was fabricated in CMOS technology.The chip was tested in the environment based on FPGA.Measurement results of realized filter pairs and filter banks are presented. This work is the answer to the so far unsolved problem of generation of integrated circuits topography for current mode circuits. Synthesis methods corresponding to already existing digital methods are proposed. Among others - the following has been shown: a digital adaptation of the row strategy for analog cell design, as well as performance control of the circuits with respect to chip area, power consumption and speed operation. The proposed algorithms are integrated with the already-existing tools for automatic layout generation of analog circuits with behavioral description at the beginning. At each stage of the synthesis process - an architecture description in the VHDL-AMS language was used, which so far has been not useful to synthesize. On the basis of the elaborated expert system, layouts of a filter pair and a filter bank were generated. The circuits were fabricated in TSMC 0.18 µ m CMOS technology and results of measurements are presented. The elaborated approach makes a contribution to the realization of current mode circuits with complexity not achievable up to now.
Expert Systems With Applications | 2014
Andrzej Handkiewicz; Piotr Katarzyński; Szymon Szczesny; Mariusz Naumowicz; Michał Melosik; Paweł Niatała; Marek Kropidłowski
The paper presents expert tools which are elaborated on the basis of synthesis method of lossless nonreciprocal multiport circuits, composed of gyrators and capacitors. The algorithms are written in C++ and the tools compose a user friendly environment for design automation of filters, filter pairs and filter banks. It is possible to design in this environment not only classical structures like Butterworth, Chebyshev, and Cauer (elliptic) filters. The lossless nonreciprocal prototype circuit allows to design more complex filters, including allpass sections necessary to improve filter phase characteristics. However, the most important possibility is to design multiport circuits, especially in the case of not fully determined filter specifications. On each stage of the design process VHDL-AMS is used to describe the circuits. The obtained prototype gyrator-capacitor circuit can be implemented in OTA-C, SC (switched-capacitor) or SI (switched-current) techniques to realize the filter in CMOS technology. In the paper SI technique is used for layout generation of an image filter in order to illustrate the elaborated synthesis algorithms and tools.
Opto-electronics Review | 2013
Mariusz Naumowicz; Michał Melosik; Piotr Katarzyński; Andrzej Handkiewicz
The paper illustrates a practical example of technology migration applied to the colour space converter realized in CMOS technology. The element has analogue excitation and response signals expressed in current mode. Such converter may be incorporated into an integrated vision sensor for preconditioning acquired image data. The idea of a computer software tool supporting the automated migration and design reuse is presented as the major contribution. The mentioned tools implement the Hooke-Jeeves direct search method for performing the multivariable optimization. Our purpose is to ensure transferring the circuit between usable fabrication technologies and preserving its functional properties. The colour space converter is treated as the case study for performance evaluation of the proposed tool in cooperation with HSPICE simulation software. The original CMOS technology files for Taiwan semiconductor (TSMC) plant were utilized for the research. The automated design migration from 180 nm into 90 nm resulted with obtaining compact IC layout characterized by a smaller area and lower power consumption. The paper is concluded with a brief summary that proves the usability of the proposed tool in designing CMOS cells dedicated for low power image processing.
international conference on synthesis modeling analysis and simulation methods and applications to circuit design | 2012
Michał Melosik; Mariusz Naumowicz; Piotr Katarzyński; Szymon Szczesny; Andrzej Handkiewicz
The paper presents an algorithmic approach to low sensitive design strategy for switched-current(SI) filter pairs based on a gyrator-capacitor prototype circuit. There is EDA software suite presented its cooperation with associated commercial tools. The functionalities of EDA system are illustrated by the design of filter pair of 5th order that was further realised in TSMC 0.18μm CMOS MS/RF technology. The filter operates at 1.8 V power supply voltage and consumes 2.5 mW. Post layout simulation results are presented and compared with ideal characteristics.
international conference mixed design of integrated circuits and systems | 2012
Piotr Katarzyński; Michał Melosik; Mariusz Naumowicz; Szymon Szczesny
International Journal of Numerical Modelling-electronic Networks Devices and Fields | 2014
Andrzej Handkiewicz; Piotr Katarzyński; Szymon Szczesny; Mariusz Naumowicz; Michał Melosik; Paweł Śniatała
Bulletin of The Polish Academy of Sciences-technical Sciences | 2013
Piotr Katarzyński; Michał Melosik; Andrzej Handkiewicz
international conference mixed design of integrated circuits and systems | 2013
Pawel Sniatala; Andrzej Handkiewicz; Mariusz Naumowicz; Szymon Szczesny; Michał Melosik; Piotr Katarzyński; Marek Kropidłowski
international conference mixed design of integrated circuits and systems | 2013
Mariusz Naumowicz; Michał Melosik; Piotr Katarzyński