Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Richard C. Eden is active.

Publication


Featured researches published by Richard C. Eden.


IEEE Journal of Solid-state Circuits | 1978

Planar GaAs IC technology: Applications for digital LSI

Richard C. Eden; Bryant M. Welch; R. Zucca

This technology utilizes multiple localized ion implantations directly into semi-insulating GaAs substrates, with unimplanted areas providing isolation between circuit elements. This approach allows for high yield, high density circuits, with optimization of various types of devices (e.g., GaAs MESFETs, high-speed Schottky-barrier diodes, etc.) made possible by optimizing the implantation profile for each type of device. The application of this fabrication technology for high-speed, ultra low power digital integrated circuits using a new circuit approach called Schottky diode-FET logic (SDFL) is described. Experimental GaAS SDFL logic ICs with LSI/VLSI compatible power levels (200-500 /spl mu/W/gate) and circuit densities (<10/SUP -3/ mm/SUP 2//gate) have been fabricated.


IEEE Journal of Solid-state Circuits | 1979

The prospects for ultrahigh-speed VLSI GaAs digital logic

Richard C. Eden; Bryant M. Welch; R. Zucca; Stephen I. Long

Recent advances in the state of GaAs integrated circuit fabrication technology have made possible the demonstration of ultrahigh performance (\tau_{d} \sim 100ps) GaAs digital ICs with up to 64 gate MSI circuit complexities and with gate areas and power dissipations sufficiently low to make VLSI circuits achievable. It is the purpose of this paper to evaluate, based on the current state of GaAs IC technology and the fundamental device physics involved, the prospects of achieving an ultrahigh-speed VLSI GaAs IC technology. The paper includes a performance comparison analysis of Si and GaAs FETs and switching circuits which indicates that, for equivalent speed-power product operation, GaAs ICs should be about six times faster than Si ICs. The state of the art in GaAs IC fabrication and logic circuit approaches is reviewed, with particular emphasis on those approaches which are LSI/VLSI compatible in power and density. The experimental performance results are compared for the leading GaAs logic circuit approaches, both for simple ring oscillators and for more complex sequential logic circuits (which have demonstrated equivalent gate delays as low as\tau_{d} = 110ps).


IEEE Journal of Solid-state Circuits | 1982

A high-speed LSI GaAs 8x8 bit parallel multiplier

F.S. Lee; G.R. Kaelin; B.M. Welch; R. Zucca; E. Shen; P. Asbeck; C.G. Kirkpatrick; Stephen I. Long; Richard C. Eden

Multiplication is frequently the speed-limiting function in digital signal processing systems. High-speed hardware multiplier ICs can therefore greatly enhance the throughput and bandwidth of many digital systems. In this paper, the design, fabrication, and performance of GaAs parallel multipliers are discussed. The largest of these circuits, an 8/spl times/8 bit multiplier, has 1008 gates, and is by far the most complex GaAs IC demonstrated today. This multiplier forms the 16 bit product of two 8 bit input numbers in 5.25 ns. This corresponds to an equivalent gate propagation delay of 150 ps/gate. The power dissipation ranges between 0.6-2 mW/gate.


IEEE Transactions on Electron Devices | 1980

Process evaluation test structures and measurement techniques for a planar GaAs digital IC technology

R. Zucca; Bryant M. Welch; Chien-Ping Lee; Richard C. Eden; Stephen I. Long

The successful development of a new integrated circuit (IC) technology requires a significant effort in process evaluation. This is particularly true for the high-speed low-power planar GaAs digital IC technology, which involves a relatively new semiconductor material, new processing techniques, and pursues LSI complexity using very-fine-line lithography (1-µm dimensions). This paper contains a review of the strategy employed to monitor and evaluate each of the key process steps, and to evaluate the uniformity of device parameters. The principal process evaluation test structures are discussed along with measurement techniques, and examples of measurement results are given. Our emphasis on measurement automation to facilitate the collection of a large volume of data and their statistical analysis is reflected in the paper. Examples of wafer statistics are given.


IEEE Spectrum | 1983

Solid state: Integrated circuits: The case for gallium arsenide: This superfast semiconductor holds great promise for high-speed computers, and manufacturing difficulties are now beginning to be overcome

Richard C. Eden; Anthony R. Livingston; Bryant M. Welch

A discussion is presented of fabrication technologies for manufacturing GaAs devices. Advantages and drawbacks of heterojunction devices are outlined. Areas of concern in GaAs production lines are also examined. The discussion covers the depletion-mode metal-semiconductor field-effect transistor (D-MESFET), the enhancement-mode MESFET (E-MESFET), and the high-electron-mobility transistor (HEMT).


IEEE Transactions on Electron Devices | 1979

MP-A3 GaAs digital IC technology/Statistical analysis of device performance

R. Zucca; Bryant M. Welch; Richard C. Eden; Stephen I. Long

A new approach to the design and fabrication of GaAs digital integrated circuits capable of high speed and low power dissipation has been demonstrated. This technology relies on Schottky-diode FET logic (SDFL) circuits which take advantage of the high switching speed of Schottky diodes and the high transconductance of the GaAs 1-µm gate MESFET. These circuits are fabricated by localized implantations directly into the semi-insulating GaAs substrate. Excellent results in terms of speed and power dissipation have been achieved, while circuit complexity has lrapidly grown as demonstrated by the successful operation of an eight-channel multiplexer, an eight-channel demultiplexer, and a 3 × 3 parallel multiplier employing 64, 60, and 75 gates, respectively. This rapid progress requires considerable work in monitoring the process through statistical evaluation of test devices. This paper discusses the process monitoring work carried out in support of the technology, The organization of the masks used for circuit development is described, with emphasis on process monitoring test patterns. Automatic instrumentation used to gather a large amount of statistical information is described, and wafer maps illustrating statistical results are presented and discussed. Uniformity of device characteristics over the full wafer and over smaller areas (circuit size) is compared. Implications of these results are discussed in terms of circuit yield.


Optical and Digital Gallium Arsenide Technologies for Signal Processing Applications | 1990

Low-power high-performance GaAs SCL cell family for signal-processing applications

Pok Ming Lau; Chakra R. Srivatsa; Ahmadreza Rofougaran; Judith C. Chow; Richard C. Eden; Frank S. Lee

An advanced, low power, high performance GaAs standard cell library (SC10000) has been developed which is uniquely applicable to signal processing applications. The SC10000 library is based on source-coupled logic (SCL) in order to achieve good noise margin with small voltage swings and optimum speed-power product. The SCL design techniques can simplify complex logic to a single current tree, resulting in faster real-time arithmetic operations. In addition to low power cells, the SC10000 library contains very high performance cells such as input buffers, clock drivers, and flip-flops running at speeds up to 6.5 GHz. The library is supported by an advanced enhancement-depletion mode MESFET technology which has been built around the heart of a proven depletion mode technology. This advanced technology can easily support very large scale integrated circuits of 10000 gate complexity. Furthermore, the library is supported on several CAD/CAE systems to shorten the ASIC design cycle.


international symposium on circuits and systems | 1988

GaAs IC technology, circuits, and systems

B.M. Welch; Richard C. Eden; F.S. Lee

Current commercial GaAs IC technology is reviewed along with IC yield and reliability. Standard digital products and standard-cell ASICs, (application-specific integrated circuits) are described. CRAY-3 GaAs implementation is discussed as a system application.<<ETX>>


military communications conference | 1984

Status and Commercial Availability of GaAs Integrated Circuits for Communications Applications

Richard C. Eden; Frank S. Lee

This paper reviews key aspects of GaAs IC technology and its status, with particular attention to the practical aspects of the types of products and markets it is expected to address in becoming a real, economically viable competitor in the commercial IC marketplace for either civilian or military applications (particularly military communications).


Archive | 1982

The Role of GaAs in High Speed Integrated Circuits

Richard C. Eden; Bryant M. Welch

The achievement of ultra high speed VLSI, that is, of integrated circuit chips with complexities of Ng > 104 equivalent logic gates with propagation delays of τd ~ lOOps or less, would make possible computational powers or chip throughput rates hard to imagine by todays standards. The realization of such potential is very difficult, of course, since it necessitates achieving in one circuit and fabrication technology: 1) ultra high speed (very low τd); 2) low power per gate (PD); 3) extremely low dynamics switching energies (power-delay products, PDτd); 4) very high gate densities; and 5) very high process yields (sufficient to allow economic fabrication of such complex parts). 1,2The problem here is the requirement for improvements on both sides of what are classical tradeoffs such as speed-power or lithographic resolution-yield. For example, in silicon MOS the speed may improve by increasing the supply voltage and logic voltage swings in order to increase the average device transconductances or current gain-bandwidth products (fτ’s). Increasing VDD, however, while reducing rd, sharply increases gate power dissipation, PD, and switching energies, PDτd, which would lead to unacceptable power levels in > 104 gate VLSI chips.1,2 Reducing geometry by pressing lithographic resolution is an approach to coping with this speed-power tradeoff, and it improves density as well, but this approach can easily result in unacceptable reduction in yield if pressed too far.

Collaboration


Dive into the Richard C. Eden's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar

R. Zucca

Rockwell International

View shared research outputs
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar

Judith C. Chow

Desert Research Institute

View shared research outputs
Researchain Logo
Decentralizing Knowledge