Shinichi Marui
Panasonic
Network
Latest external collaboration on country level. Dive into details by clicking on the dots.
Publication
Featured researches published by Shinichi Marui.
IEEE Journal of Solid-state Circuits | 1996
Hideyuki Kabuo; Isao Tanaka; Hiroyuki Yasoshima; Shinichi Marui; Masayuki Yamasaki; Toshio Sugimura; Katsuhiko Ueda; Toshihlro Ishikawa; Hidetoshi Suzuki; Ryuichi Asahi
This paper describes a 16-b fixed point digital signal processor (DSP), especially its multiply-accumulate (MAC) unit, memories, and instruction set. By adopting a redundant binary multiplier and a variable pipeline structure, this DSPs MAC unit, compared to a conventional MAC unit, consumes about 15% less power and operates 24% faster. Furthermore, its double-speed MAC mechanism can realize twice the performance of a single MAC operation while consuming only 69% more power. By being able to more finely control which portions of memory are activated, the data ROM and data RAMs precharge current was reduced to about 1/8 of the conventional ROM and RAMs. We redesigned the instruction set and reduced its width from 32 b to 24 b based on the analysis of data generated by simulating an application program on our previous DSP. The reduction in instruction width made our on-chip instruction memory size 33% smaller than the previous one. This chip is fabricated with a 0.5-/spl mu/m double-metal-layer CMOS process and achieves 80-MOPS-peak double speed multiply-accumulate performance.
Archive | 2002
Shinichi Marui; Kazuhiro Okabayashi
Archive | 2006
Natsume Matsuzaki; Toshihisa Nakano; Shinichi Marui
Archive | 1995
Shinichi Marui; Katsuhiko Ueda
Archive | 2008
Shinichi Marui
Archive | 2005
Atsuhiro Mori; Shinichi Marui
Archive | 2006
Toshihisa Nakano; Natsume Matsuzaki; Shinichi Marui
Archive | 2006
Shinichi Marui; Natsume Matsuzaki; Toshihisa Nakano
Archive | 2006
Tatsuya Tetsukawa; Shinichi Marui
Archive | 2001
Shinichi Marui