Network


Latest external collaboration on country level. Dive into details by clicking on the dots.

Hotspot


Dive into the research topics where Shinichi Shinozuka is active.

Publication


Featured researches published by Shinichi Shinozuka.


Proceedings of SPIE | 2008

Effects produced by CDU improvement of resist pattern with PEB temperature control for wiring resistance variation reduction

Masahide Tadokoro; Shinichi Shinozuka; Kunie Ogata; Tamotsu Morimoto

Semiconductor manufacturing technology has shifted towards finer design rules, and demands for critical dimension uniformity (CDU) of resist patterns have become greater than ever. One of the methods for improving CDU of resist pattern is to control the temperature of post-exposure bake (PEB). When ArF resist is used, there is a certain relationship between critical dimension (CD) and PEB temperature. By utilizing this relationship, Resist Pattern CDU can be improved through control of within-wafer temperature distribution in the PEB process. We have already applied this method to Resist Pattern CDU improvement and have achieved these results. In this evaluation, we aim at: 1. Clarifying the relationship between the improvement in Resist Pattern CDU through PEB temperature control and the improvement in Etching Pattern CDU. 2. Verifying whether Resist Pattern CDU improvement through PEB temperature control has any effect on the reduction in wiring resistance variation. The evaluation procedure is: 1. Preparation of wafers with base film of doped Poly-Si (D-Poly). 2. Creation of two sets of samples on the base, a set of samples with good Resist Pattern CDU and a set of samples with poor Resist Pattern CDU. 3. Etching of the two sets under the same conditions. 4. Measurements of CD and wiring resistance. We used Optical CD Measurement (OCD) for measurement of resist pattern and etching pattern for the reason that OCD is minimally affected by Line Edge Roughness (LER). As a result, we found that; 1. The improvement in Resist Pattern CDU leads to the improvement in Etching Pattern CDU . 2. The improvement in Resist Pattern CDU has an effect on the reduction in wiring resistance variation. There is a cause-and-effect relationship between wiring resistance variation and transistor characteristics. From this relationship, we expect that the improvement in Resist Pattern CDU through PEB temperature control can contribute to device performance improvement.


Proceedings of SPIE | 2008

CDU improvement technology of etching pattern using photo lithography

Masahide Tadokoro; Shinichi Shinozuka; Megumi Jyousaka; Kunie Ogata; Tamotsu Morimoto; Yoshitaka Konishi

Semiconductor manufacturing technology has shifted towards finer design rules, and demands for critical dimension uniformity (CDU) of resist patterns have become greater than ever. One of the methods for improving Resist Pattern CDU is to control post-exposure bake (PEB) temperature. When ArF resist is used, there is a certain relationship between critical dimension (CD) and PEB temperature. By utilizing this relationship, Resist Pattern CDU can be improved through control of within-wafer temperature distribution in the PEB process. Resist Pattern CDU improvement contributes to Etching Pattern CDU improvement to a certain degree. To further improve Etching Pattern CDU, etcher-specific CD variation needs to be controlled. In this evaluation, 1. We verified whether etcher-specific CD variation can be controlled and consequently Etching Pattern CDU can be further improved by controlling resist patterns through PEB control. 2. Verifying whether Etching Pattern CDU improvement through has any effect on the reduction in wiring resistance variation. The evaluation procedure is as follows.1. Wafers with base film of Doped Poly-Si (D-Poly) were prepared. 2. Resist patterns were created on them. 3. To determine etcher-specific characteristics, the first etching was performed, and after cleaning off the resist and BARC, CD of etched D-Poly was measured. 4. Using the obtained within-wafer CD distribution of the etching patterns, within-wafer temperature distribution in the PEB process was modified. 5. Resist patterns were created again, followed by the second etching and cleaning, which was followed by CD measurement. We used Optical CD Measurement (OCD) for measurement of resist patterns and etching patterns as OCD is minimally affected by Line Edge Roughness (LER). As a result, 1. We confirmed the effect of Resist Pattern CD control through PEB control on the reduction in etcher-specific CD variation and the improvement in Etching Pattern CDU. 2. The improvement in Etching Pattern CDU has an effect on the reduction in wiring resistance variation. The method for Etching Pattern CDU improvement through PEB control reduces within-wafer variation of MOS transistors gate length. Therefore, with this method, we can expect to observe uniform within-wafer MOS transistor characteristics.


Archive | 2007

TEMPERATURE CONTROL METHOD OF HEAT PROCESSING PLATE, COMPUTER STORAGE MEDIUM, AND TEMPERATURE CONTROL APPARATUS OF HEAT PROCESSING PLATE

Masahide Tadokoro; Ryoichi Uemura; Mitsuteru Yano; Shinichi Shinozuka


Archive | 2006

Method for setting temperature of heat treatment plate, equipment for setting temperature of heat treatment, program, and program-recorded computer-readable recording medium

Ryoichi Kamimura; Takashige Katayama; Shinichi Shinozuka; Megumi Shirosaka; Hiroshi Tomita; 良一 上村; 恵 城坂; 浩 富田; 恭成 片山; 真一 篠塚


Archive | 2004

Method of controlling substrate processing apparatus and substrate processing apparatus

Shinichi Shinozuka; Shigeki Wada; Masami Yamashita


Archive | 2011

Substrate processing method, computer-readable storage medium, and substrate processing system

Kunie Ogata; Masahide Tadokoro; Tsuyoshi Shibata; Shinichi Shinozuka


Archive | 2008

TEMPERATURE SETTING METHOD FOR THERMAL PROCESSING PLATE, TEMPERATURE SETTING APPARATUS FOR THERMAL PROCESSING PLATE, AND COMPUTER-READABLE STORAGE MEDIUM

Masahide Tadokoro; Megumi Jyousaka; Yoshitaka Konishi; Shinichi Shinozuka; Kunie Ogata


Archive | 2007

SUBSTRATE MEASURING METHOD, COMPUTER-READABLE RECORDING MEDIUM RECORDING PROGRAM THEREON, AND SUBSTRATE MEASURING SYSTEM

Yoshihiro Kondo; Kunie Ogata; Shinichi Shinozuka


Archive | 2007

SUBSTRATE DEFECT INSPECTION METHOD, COMPUTER READABLE STORAGE MEDIUM, AND DEFECT INSPECTION APPARATUS

Hiroshi Tomita; Shinichi Shinozuka


Archive | 2005

Temperature setting method and temperature setting device for heat treatment plate, program, and computer-readable recording medium recorded with program

Ryoichi Kamimura; Shinichi Shinozuka; Hiroshi Tomita; Mitsuteru Yano; 良一 上村; 浩 富田; 真任 田所; 光輝 矢野; 真一 篠塚

Collaboration


Dive into the Shinichi Shinozuka's collaboration.

Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Top Co-Authors

Avatar
Researchain Logo
Decentralizing Knowledge